

Click to view price, real time Inventory, Delivery & Lifecycle Information ;

# OPA627BP

**TI, Texas Instruments** 

High Speed Operational Amplifiers Prec High-Speed Difet Oper Amp

Any questions, please feel free to contact us. info@kaimte.com







Tools &

Software



### OPA627, OPA637

SBOS165A-SEPTEMBER 2000-REVISED OCTOBER 2015

#### OPA627 and OPA637 Precision High-Speed Difet<sup>®</sup> **Operational Amplifiers**

#### **Features** 1

Texas

**INSTRUMENTS** 

- Very Low Noise: 4.5 nV/√Hz at 10 kHz
- Fast Settling Time:
  - OPA627—550 ns to 0.01%
  - OPA637-450 ns to 0.01%
- Low V<sub>OS</sub>: 100-µV maximum
- Low Drift: 0.8-µV/°C maximum
- Low I<sub>B</sub>: 5-pA maximum
- **OPA627: Unity-Gain Stable**
- OPA637: Stable in Gain ≥ 5

#### Applications 2

- **Precision Instrumentation**
- Fast Data Acquisition
- DAC Output Amplifier
- Optoelectronics
- Sonar, Ultrasound
- High-Impedance Sensor Amps
- High-Performance Audio Circuitry
- Active Filters

# 3 Description

The OPA6x7 Difet<sup>®</sup> operational amplifiers provide a new level of performance in a precision FET operational amplifier. When compared to the popular OPA111 operational amplifier, the OPA6x7 has lower noise, lower offset voltage, and higher speed. The OPA6x7 is useful in a broad range of precision and high speed analog circuitry.

The OPA6x7 is fabricated on а high-speed. dielectrically-isolated complementary NPN/PNP process. It operates over a wide range of power supply voltage of ±4.5 V to ±18 V. Laser-trimmed Difet input circuitry provides high accuracy and lownoise performance comparable with the best bipolarinput operational amplifiers.

High frequency complementary transistors allow increased circuit bandwidth, attaining dynamic performance not possible with previous precision FET operational amplifiers. The OPA627 is unity-gain stable. The OPA637 is stable in gains equal to or greater than five.

Difet fabrication achieves extremely low input bias currents without compromising input voltage noise performance. Low input bias current is maintained over a wide input common-mode voltage range with unique cascode circuitry.

The OPA6x7 is available in plastic PDIP, SOIC, and metal TO-99 packages. Industrial and military temperature range models are available.

| Device Information <sup>(1)</sup> |           |                                 |  |  |  |
|-----------------------------------|-----------|---------------------------------|--|--|--|
| PART NUMBER                       | PACKAGE   | BODY SIZE (NOM)                 |  |  |  |
|                                   | SOIC (8)  | 3.91 mm × 4.9 mm                |  |  |  |
| OPA627                            | PDIP (8)  | 6.35 mm × 9.81 mm               |  |  |  |
| OPA637                            | TO-99 (8) | 8.95 mm (metal can<br>diameter) |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **OPA627 Simplified Schematic**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



ISTRUMENTS

www.ti.com

Ţexas

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications3                       |
|   | 6.1  | Absolute Maximum Ratings 3         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Typical Characteristics 7          |
| 7 | Deta | ailed Description 12               |
|   | 7.1  | Overview 12                        |
|   | 7.2  | Functional Block Diagram 12        |
|   | 7.3  | Feature Description 12             |
|   | 7.4  | Settling Time 19                   |
|   |      |                                    |

|    | 7.5   | Device Functional Modes           | 19 |
|----|-------|-----------------------------------|----|
| 8  | Appl  | lication and Implementation       | 20 |
|    | 8.1   | Application Information           | 20 |
|    | 8.2   | Typical Application               | 22 |
| 9  | Pow   | er Supply Recommendations         | 24 |
| 10 | Layo  | out                               | 24 |
|    | -     | Layout Guidelines                 |    |
|    | 10.2  | Layout Example                    | 25 |
| 11 | Devi  | ice and Documentation Support     | 26 |
|    | 11.1  | Device Support                    | 26 |
|    | 11.2  | Documentation Support             | 26 |
|    | 11.3  | Related Links                     | 26 |
|    | 11.4  | Trademarks                        | 26 |
|    | 11.5  | Electrostatic Discharge Caution   | 27 |
|    | 11.6  | Glossary                          | 27 |
| 12 | Mec   | hanical, Packaging, and Orderable |    |
|    | Infor | mation                            | 27 |
|    |       |                                   |    |

# 4 **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Original (September 2000) to Revision A

Page

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and |    |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   | Mechanical, Packaging, and Orderable Information section.                                                                                                                                                                  |    |
| • | Removed Lead Temperature from Absolute Maximum Ratings table.                                                                                                                                                              | -3 |



# 5 Pin Configuration and Functions





Case connected to -V<sub>S</sub>.

#### **Pin Functions**

| PIN |                 | I/O | DESCRIPTION                                            |  |
|-----|-----------------|-----|--------------------------------------------------------|--|
| NO. | NAME            | 1/0 | DESCRIPTION                                            |  |
| 1   | Offset Trim     | —   | Input offset voltage trim (leave floating if not used) |  |
| 2   | –In             | I   | Inverting input                                        |  |
| 3   | +In             | I   | Noninverting input                                     |  |
| 4   | -V <sub>S</sub> | —   | Negative (lowest) power supply                         |  |
| 5   | Offset Trim     | —   | Input offset voltage trim (leave floating if not used) |  |
| 6   | Output          | 0   | Output                                                 |  |
| 7   | +V <sub>S</sub> | _   | Positive (highest) power supply                        |  |
| 8   | NC              | _   | No internal connection (can be left floating)          |  |

# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                       |              | MIN                 | MAX                      | UNIT |  |
|---------------------------------------|--------------|---------------------|--------------------------|------|--|
| Supply Voltage                        |              |                     | ±18                      | V    |  |
| nput Voltage Range                    |              | +V <sub>S</sub> + 2 | -V <sub>S</sub> - 2      | V    |  |
| Differential Input                    |              |                     | Total V <sub>S</sub> + 4 | V    |  |
| Power Dissipation                     |              |                     | 1000                     | mW   |  |
|                                       | LMC Package  | -55                 | 125                      | °C   |  |
| Operating Temperature                 | P, D Package | -40                 | 125                      |      |  |
| lunction Tomporature                  | LMC Package  |                     | 175                      | °C   |  |
| Junction Temperature                  | P, D Package |                     | 150                      |      |  |
| Character to many time. T             | LMC Package  | -65                 | 150                      | °C   |  |
| Storage temperature, T <sub>stg</sub> | P, D Package | -40                 | 125                      |      |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Copyright © 2000–2015, Texas Instruments Incorporated

SBOS165A-SEPTEMBER 2000-REVISED OCTOBER 2015

www.ti.com

RUMENTS

EXAS

# 6.2 ESD Ratings

|                    |                                             |                                                                                | VALUE | UNIT |  |  |  |
|--------------------|---------------------------------------------|--------------------------------------------------------------------------------|-------|------|--|--|--|
| OPA62              | OPA627 and OPA637 in PDIP and SOIC Packages |                                                                                |       |      |  |  |  |
| V <sub>(ESD)</sub> | Electrostatic discharge                     | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 | V    |  |  |  |
| OPA62              | OPA627 and OPA637 in SOIC Packages          |                                                                                |       |      |  |  |  |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge                  | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |  |  |  |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
 JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                  | MIN      | NOM      | MAX      | UNIT |
|--------------------|------------------|----------|----------|----------|------|
| Supply voltage, Vs | = (V+) - (V-)    | 9 (±4.5) | 30 (±15) | 36 (±18) | V    |
| Specified          | P and D packages | -25      | 25       | 85       | °C   |
| temperature        | LMC package      | -55      | 25       | 125      | °C   |

### 6.4 Thermal Information

|                       |                                              |         | OPA627, OPA637 |             |      |  |
|-----------------------|----------------------------------------------|---------|----------------|-------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | P (DIP) | D (SOIC)       | LMC (TO-99) | UNIT |  |
|                       |                                              | 8 PINS  | 8 PINS         | 8 PINS      |      |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 46.2    | 107.9          | 200         | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 34.5    | 57.3           | _           | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 23.5    | 49.7           | —           | °C/W |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 11.7    | 11.7           | _           | °C/W |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 23.3    | 48.9           | —           | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A     | N/A            | —           | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Electrical Characteristics

At  $T_A = 25^{\circ}C$ , and  $V_S = \pm 15$  V, unless otherwise noted.

| PARAMETER                        |                                              | TEST CONDITIONS            |                   | MIN   | ТҮР                   | MAX | UNIT    |  |
|----------------------------------|----------------------------------------------|----------------------------|-------------------|-------|-----------------------|-----|---------|--|
| OFFSET VOLTAGE <sup>(1)</sup>    |                                              |                            |                   |       |                       |     |         |  |
|                                  | BM, SM grades                                |                            |                   |       | 40                    | 100 |         |  |
|                                  | AM grade                                     |                            |                   |       | 130                   | 250 |         |  |
| Input offset voltage             | BP grade                                     |                            |                   |       | 100                   | 250 | μV      |  |
|                                  | AP, AU grades                                |                            |                   |       | 280                   | 500 |         |  |
|                                  | BM, SM grades                                |                            |                   |       | 0.4                   | 0.8 |         |  |
| Average drift                    | AM grade                                     |                            |                   |       | 1.2                   | 2   |         |  |
|                                  | BP grade                                     |                            |                   |       | 0.8                   | 2   | µV/°C   |  |
|                                  | AP, AU grades                                |                            | BM, BP, SM grades |       | 2.5                   |     |         |  |
|                                  |                                              | BM, BP, SM grades          | BM, BP, SM grades |       | 120                   |     |         |  |
| Power supply rejection           | $V_S = \pm 4.5$ to $\pm 18$ V                | AM, AP, AU grades          | AM, AP, AU grades |       | 116                   |     | dB      |  |
| NPUT BIAS CURRENT <sup>(2)</sup> | 1                                            | 1                          |                   |       |                       |     |         |  |
|                                  |                                              |                            | BM, BP, SM grades |       | 1                     | 5   |         |  |
| $V_{CM} = 0 \ V$                 |                                              | $T_A = 25^{\circ}C$        | AM, AP, AU grades |       | 2                     | 10  | pА      |  |
|                                  | $V_{CM} = 0 V$                               |                            | BM, BP grades     |       |                       | 1   |         |  |
|                                  |                                              | Over specified             | SM grade          |       |                       | 50  | nA      |  |
|                                  |                                              | temperature                | AM, AP, AU grades |       |                       | 2   |         |  |
|                                  |                                              |                            | BM, BP, SM grades |       | 1                     |     | рА      |  |
|                                  | $V_{CM} = \pm 10 V$ , over co                | mmon-mode voltage          | AM, AP, AU grades |       | 2                     |     |         |  |
|                                  | V <sub>CM</sub> = 0 V                        | T <sub>A</sub> = 25°C      | BM, BP, SM grades |       | 0.5                   | 5   | рА      |  |
|                                  |                                              |                            | AM, AP, AU grades |       | 1                     | 10  |         |  |
| Input offset current             |                                              | Over specified temperature | BM, BP grades     |       |                       | 1   |         |  |
|                                  |                                              |                            | SM grade          |       |                       | 50  | nA      |  |
|                                  |                                              |                            | AM, AP, AU grades |       |                       | 2   |         |  |
| NOISE                            |                                              |                            | , , ,             |       |                       |     |         |  |
|                                  |                                              | BM, BP, SM grades          | 3                 |       | 15                    | 40  |         |  |
|                                  | f = 10 Hz                                    | AM, AP, AU grades          |                   |       | 20                    |     |         |  |
|                                  |                                              | BM, BP, SM grades          |                   |       | 8                     | 20  |         |  |
|                                  | f = 100 Hz                                   | AM, AP, AU grades          |                   |       | 10                    |     | nV/√Hz  |  |
| Input voltage noise density      | f = 1 kHz                                    | BM, BP, SM grades          |                   |       | 5.2                   | 8   |         |  |
|                                  |                                              | AM, AP, AU grades          |                   |       | 5.6                   |     |         |  |
|                                  |                                              | BM, BP, SM grades          |                   |       | 4.5                   | 6   | I       |  |
|                                  | f = 10 kHz                                   | AM, AP, AU grades          |                   |       | 4.8                   |     |         |  |
|                                  |                                              | BM, BP, SM grades          |                   |       | 0.6                   | 1.6 |         |  |
| Input voltage noise              | BW = 0.1 Hz to 10 Hz                         | AM, AP, AU grades          |                   |       | 0.8                   |     | µVp-p   |  |
| Input bias-current noise         |                                              | BM, BP, SM grades          |                   |       | 1.6                   | 2.5 |         |  |
| density                          | f = 100 Hz                                   | AM, AP, AU grades          |                   |       | 2.5                   |     | fA/√H:  |  |
|                                  |                                              | BM. BP. SM grades          |                   |       | 30                    | 60  |         |  |
| Input bias-current noise         | BW = 0.1 Hz to 10 Hz                         | AM, AP, AU grades          |                   |       | 48                    |     | fAp-p   |  |
| NPUT IMPEDANCE                   |                                              | , ,                        |                   |       |                       |     |         |  |
| Differential                     |                                              |                            |                   |       | 10 <sup>13</sup>    8 |     | Ω    pł |  |
| Common-mode                      |                                              |                            |                   |       | 10 <sup>13</sup>    7 |     | Ω    pF |  |
| NPUT VOLTAGE RANGE               |                                              |                            |                   |       | 10    1               |     | II PI   |  |
| NI OT VOLTAGE RANGE              | T <sub>A</sub> = 25°C                        |                            |                   | ±11   | ±11.5                 |     |         |  |
| Common-mode input range          | $T_A = 25 \text{ C}$<br>Over specified tempe | rature                     |                   | ±10.5 | ±11.5                 |     | V       |  |
|                                  | Over specified tempe                         | aule                       |                   | ±10.0 |                       |     |         |  |
|                                  |                                              | BM BD SM grades            | M, BP, SM grades  |       | 116                   |     |         |  |

Copyright © 2000–2015, Texas Instruments Incorporated

Submit Documentation Feedback 5 SBOS165A-SEPTEMBER 2000-REVISED OCTOBER 2015

www.ti.com

STRUMENTS

Ţexas

# **Electrical Characteristics (continued)**

At  $T_A = 25^{\circ}C$ , and  $V_S = \pm 15$  V, unless otherwise noted.

| PARAMETER                         |                                                          | TEST CONDITIONS            | 5                 | MIN    | ТҮР      | MAX  | UNIT   |
|-----------------------------------|----------------------------------------------------------|----------------------------|-------------------|--------|----------|------|--------|
| OPEN-LOOP GAIN                    |                                                          |                            |                   |        |          |      |        |
|                                   |                                                          | T 05%0                     | BM, BP, SM grades | 112    | 120      |      |        |
|                                   |                                                          | $T_A = 25^{\circ}C$        | AM, AP, AU grades | 106    | 116      |      |        |
| Open-loop voltage gain            | $V_0 = \pm 10 \text{ V}, \text{ R}_L = 1 \text{k}\Omega$ |                            | BM, BP grades     | 106    | 117      |      | dB     |
|                                   |                                                          | Over specified temperature | SM grade          | 100    | 114      |      |        |
|                                   |                                                          | tomportation               | AM, AP, AU grades | 100    | 110      |      |        |
| FREQUENCY RESPONSE                |                                                          |                            |                   |        |          |      |        |
| Slow rate                         | G = -1, 10-V step, OP                                    | A627                       |                   | 40     | 55       |      | V/µs   |
| Siew fale                         | G = -4, 10-V  step, OF                                   |                            |                   | 100    | 135      |      | v/µs   |
|                                   | G = -1, 10-V step,                                       | 0.01%                      |                   |        | 550      |      |        |
| Cattling time                     | OPA627                                                   | 0.1%                       |                   |        | 450      |      |        |
| Settling time                     | G = -4, 10-V step, 0.01%                                 |                            |                   | 450    |          | ns   |        |
|                                   | OPA637                                                   |                            | 0.1%              |        | 300      |      |        |
| Cain handwidth product            | G = 1, OPA627                                            |                            |                   |        | 16       |      | MHz    |
| Gain-bandwidth product            | G = 10, OPA637                                           | G = 10, OPA637             |                   |        | 80       |      | IVITIZ |
| Total harmonic distortion + noise | G = 1, f = 1 kHz                                         |                            |                   |        | 0.00003% |      |        |
| POWER SUPPLY                      |                                                          |                            |                   |        |          |      |        |
| Specified operating voltage       |                                                          |                            |                   |        | ±15      |      | V      |
| Operating voltage range           |                                                          |                            |                   | ±4.5   |          | ±18  | V      |
| Current                           |                                                          |                            |                   |        | ±7       | ±7.5 | mA     |
| OUTPUT                            |                                                          |                            |                   |        |          | ·    |        |
|                                   | $R_L = 1 k\Omega$                                        | = 1 kΩ                     |                   | ±11.5  | ±12.3    |      | V      |
| Voltage output                    | Over specified temperature                               |                            |                   | ±11    | ±11.5    |      | v      |
| Current output                    | $V_0 = \pm 10 V$                                         |                            |                   |        | ±45      |      | mA     |
| Short-circuit current             |                                                          |                            | ±35               | ±70/55 | ±100     | mA   |        |
| Output impedance, open-loop       | 1 MHz                                                    |                            |                   |        | 55       |      | Ω      |
| TEMPERATURE RANGE                 |                                                          |                            |                   |        |          |      |        |
| Temperature range                 | AP, BP, AM, BM, AU g                                     | rades                      |                   | -25    |          | 85   | °C     |
| specification                     | SM grade                                                 |                            |                   | -55    |          | 125  | -0     |



# 6.6 Typical Characteristics

At  $T_A = 25^{\circ}C$ , and  $V_S = \pm 15$  V, unless otherwise noted.



Copyright © 2000–2015, Texas Instruments Incorporated

7

# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C, and  $V_S = \pm 15$  V, unless otherwise noted.



8



# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C, and  $V_S = \pm 15$  V, unless otherwise noted.



Copyright © 2000–2015, Texas Instruments Incorporated

Submit Documentation Feedback

TEXAS INSTRUMENTS

www.ti.com

# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C, and  $V_S = \pm 15$  V, unless otherwise noted.





# **Typical Characteristics (continued)**





# 7 Detailed Description

### 7.1 Overview

The OPA6x7 Difet operational amplifiers provide a new level of performance in a precision FET operational amplifier. When compared to the popular OPA111 operational amplifier, the OPA6x7 has lower noise, lower offset voltage, and higher speed. The OPA6x7 is useful in a broad range of precision and high speed analog circuitry.

The OPA6x7 is fabricated on a high-speed, dielectrically-isolated complementary NPN/PNP process. It operates over a wide range of power supply voltage of  $\pm 4.5$  V to  $\pm 18$  V. Laser-trimmed Difet input circuitry provides high accuracy and low-noise performance comparable with the best bipolar-input operational amplifiers.

High frequency complementary transistors allow increased circuit bandwidth, attaining dynamic performance not possible with previous precision FET operational amplifiers. The OPA627 is unity-gain stable. The OPA637 is stable in gains equal to or greater than five.

Difet fabrication achieves extremely low input bias currents without compromising input voltage noise performance. Low input bias current is maintained over a wide input common-mode voltage range with unique cascode circuitry.

The OPA6x7 is available in plastic PDIP, SOIC, and metal TO-99 packages. Industrial and military temperature range models are available.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The OPA627 is unity-gain stable. The OPA637 may achieve higher speed and bandwidth in circuits with noise gain greater than five. Noise gain refers to the closed-loop gain of a circuit, as if the noninverting operational amplifier input were being driven. For example, the OPA637 may be used in a noninverting amplifier with gain greater than five, or an inverting amplifier of gain greater than four.

When choosing between the OPA627 or OPA637, consider the high frequency noise gain of your circuit configuration. Circuits with a feedback capacitor (see Figure 27) place the operational amplifier in unity noise-gain at high frequency. These applications must use the OPA627 for proper stability. An exception is the circuit in Figure 28, where a small feedback capacitance is used to compensate for the input capacitance at the inverting input of the operational amplifier. In this case, the closed-loop noise gain remains constant with frequency, so if the closed-loop gain is equal to five or greater, the OPA637 may be used.



## Feature Description (continued)



Figure 27. Circuits With Noise Gain Less Than Five Require the OPA627 for Proper Stability





#### 7.3.1 Offset Voltage Adjustment

The OPA6x7 is laser-trimmed for low offset voltage and drift, so many circuits will not require external adjustment. Figure 29 shows the optional connection of an external potentiometer to adjust offset voltage. This adjustment should not be used to compensate for offsets created elsewhere in a system (such as in later amplification stages or in an A/D converter), because this could introduce excessive temperature drift. Generally, the offset drift will change by approximately 4  $\mu$ V/°C for 1 mV of change in the offset voltage due to an offset adjustment (as shown in Figure 29).



### Feature Description (continued)



Figure 29. Optional Offset Voltage Trim Circuit

#### 7.3.2 Noise Performance

Some bipolar operational amplifiers may provide lower voltage noise performance, but both voltage noise and bias current noise contribute to the total noise of a system. The OPA6x7 provides both low voltage noise and low current noise. This provides optimum noise performance over a wide range of sources, including reactive-source impedances. This can be seen in the performance curve showing the noise of a source resistor combined with the noise of an OPA627. Above a 2-k $\Omega$  source resistance, the operational amplifier contributes little additional noise. Below 1 k $\Omega$ , operational amplifier noise dominates over the resistor noise, but compares favorably with precision bipolar operational amplifiers.

#### 7.3.3 Input Bias Current

Difet fabrication of the OPA6x7 provides low input bias current. Because the gate current of a FET doubles approximately every 10°C, to achieve lowest input bias current, keep the die temperature as low as possible. The high speed, and therefore higher quiescent current, of the OPA6x7 can lead to higher chip temperature. A simple press-on heat sink such as the Burr-Brown model 807HS (TO-99 metal package) can reduce chip temperature by approximately 15°C, lowering the  $I_B$  to one-third its warmed-up value. The 807HS heat sink can also reduce low-frequency voltage noise caused by air currents and thermoelectric effects. See the data sheet on the 807HS for details.

Temperature rise in the plastic PDIP and SOIC packages can be minimized by soldering the device to the circuit board. Wide copper traces also help dissipate heat.

The OPA6x7 may also be operated at reduced power supply voltage, to minimize power dissipation and temperature rise. Using  $\pm 5$ -V power supplies reduces power dissipation to one-third of that at  $\pm 15$  V. This reduces the I<sub>B</sub> of TO- 99 metal package devices to approximately one-fourth the value at  $\pm 15$  V.

Leakage currents between printed-circuit-board traces can easily exceed the input bias current of the OPA6x7. A circuit board *guard* pattern (see Figure 30) reduces leakage effects. By surrounding critical high impedance input circuitry with a low impedance circuit connection at the same potential, leakage current will flow harmlessly to the low-impedance node. The case (TO-99 metal package only) is internally connected to  $-V_S$ .

Input bias current may also be degraded by improper handling or cleaning. Contamination from handling parts and circuit boards may be removed with cleaning solvents and deionized water. Each rinsing operation should be followed by a 30-minute bake at 85°C.

Many FET-input operational amplifiers exhibit large changes in input bias current with changes in input voltage. Input stage cascode circuitry makes the input bias current of the OPA6x7 virtually constant with wide commonmode voltage changes. This is ideal for accurate, high input-impedance buffer applications.



# Feature Description (continued)



B٠

Figure 30. Connection of Input Guard for Lowest I<sub>B</sub>

#### 7.3.4 Phase-Reversal Protection

The OPA6x7 has internal phase-reversal protection. Many FET-input operational amplifiers exhibit a phase reversal when the input is driven beyond its linear common-mode range. This is most often encountered in noninverting circuits when the input is driven below -12 V, causing the output to reverse into the positive rail. The input circuitry of the OPA6x7 does not induce phase reversal with excessive common-mode voltage, so the output limits into the appropriate rail.

#### 7.3.5 Output Overload

When the inputs to the OPA6x7 are overdriven, the output voltage of the OPA6x7 smoothly limits at approximately 2.5 V from the positive and negative power supplies. If driven to the negative swing limit, recovery takes approximately 500 ns. When the output is driven into the positive limit, recovery takes approximately 6  $\mu$ s. Output recovery of the OPA627 can be improved using the output clamp circuit shown in Figure 31. Placing diodes at the inverting input prevent degradation of input bias current.





Copyright © 2000–2015, Texas Instruments Incorporated

# Feature Description (continued)

# 7.3.6 Capacitive Loads

As with any high-speed operational amplifier, best dynamic performance can be achieved by minimizing the capacitive load. Because a load capacitance presents a decreasing impedance at higher frequency, a load capacitance which is easily driven by a slow operational amplifier can cause a high-speed operational amplifier to perform poorly. See the typical curves showing settling times as a function of capacitive load. The lower bandwidth of the OPA627 makes it the better choice for driving large capacitive loads. Figure 32 shows a circuit for driving very large load capacitance. The two-pole response of this circuit can also be used to sharply limit system bandwidth, often useful in reducing the noise of systems which do not require the full bandwidth of the OPA627.



Figure 32. Driving Large Capacitive Loads

#### 7.3.7 Input Protection

The inputs of the OPA6x7 are protected for voltages from  $+V_S + 2 V$  to  $-V_S - 2 V$ . If the input voltage can exceed these limits, the amplifier should be protected. The diode clamps shown in (a) in Figure 33 prevent the input voltage from exceeding one forward diode voltage drop beyond the power supplies, which is well within the safe limits. If the input source can deliver current in excess of the maximum forward current of the protection diodes, use a series resistor,  $R_S$ , to limit the current. Be aware that adding resistance to the input increases noise. The 4- $NV/\sqrt{Hz}$  theoretical thermal noise of a 1-k $\Omega$  resistor will add to the 4.5- $NV/\sqrt{Hz}$  noise of the OPA6x7 (by the square-root of the sum of the squares), producing a total noise of 6  $NV/\sqrt{Hz}$ . Resistors less than 100  $\Omega$  add negligible noise.

Leakage current in the protection diodes can increase the total input bias current of the circuit. The specified maximum leakage current for commonly used diodes such as the 1N4148 is approximately 25 nA, more than a thousand times larger than the input bias current of the OPA6x7. Leakage current of these diodes is typically much lower and may be adequate in many applications. Light falling on the junction of the protection diodes can dramatically increase leakage current, so common glass-packaged diodes should be shielded from ambient light. Very low leakage can be achieved by using a diode-connected FET as shown. The 2N4117A is specified at 1 pA and its metal case shields the junction from light.

Sometimes input protection is required on I/V converters of inverting amplifiers; see (b) in Figure 33. Although in normal operation, the voltage at the summing junction will be near zero (equal to the offset voltage of the amplifier), and large input transients may cause this node to exceed 2 V beyond the power supplies. In this case, the summing junction should be protected with diode clamps connected to ground. Even with the low voltage present at the summing junction, common signal diodes may have excessive leakage current. Because the reverse voltage on these diodes is clamped, a diode-connected signal transistor can act as an inexpensive low leakage diode; see (b) in Figure 33.



### Feature Description (continued)



Figure 33. Input Protection Circuits

#### 7.3.8 EMI Rejection Ratio (EMIRR)

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many operational amplifiers is a change in the offset voltage as a result of RF signal rectification. An operational amplifier that is more efficient at rejecting this change in offset as a result of EMI has a higher EMIRR and is quantified by a decibel value. Measuring EMIRR can be performed in many ways, but this report provides the EMIRR IN+, which specifically describes the EMIRR performance when the RF signal is applied to the noninverting input pin of the operational amplifier. In general, only the noninverting input is tested for EMIRR for the following three reasons:

- Operational amplifier input pins are known to be the most sensitive to EMI, and typically rectify RF signals better than the supply or output pins.
- The noninverting and inverting operational amplifier inputs have symmetrical physical layouts and exhibit nearly matching EMIRR performance.
- EMIRR is easier to measure on noninverting pins than on other pins because the noninverting input terminal can be isolated on a printed-circuit-board (PCB). This isolation allows the RF signal to be applied directly to the noninverting input terminal with no complex interactions from other components or connecting PCB traces.

A more formal discussion of the EMIRR IN+ definition and test method is provided in application report *EMI Rejection Ratio of Operational Amplifiers* (SBOA128), available for download at www.ti.com.

The EMIRR IN+ of the OPA627 is plotted versus frequency as shown in Figure 34. If available, any dual and quad operational amplifier device versions have nearly similar EMIRR IN+ performance. The OPA627 unity-gain bandwidth is 16 MHz. EMIRR performance below this frequency denotes interfering signals that fall within the operational amplifier bandwidth.



# Feature Description (continued)



Figure 34. OPA627 EMIRR IN+ vs Frequency

Table 1 shows the EMIRR IN+ values for the OPA627 at particular frequencies commonly encountered in realworld applications. Applications listed in Table 1 may be centered on or operated near the particular frequency shown. This information may be of special interest to designers working with these types of applications, or working in other fields likely to encounter RF interference from broad sources, such as the industrial, scientific, and medical (ISM) radio band.

| •         |                                                                                      |           |  |  |  |
|-----------|--------------------------------------------------------------------------------------|-----------|--|--|--|
| FREQUENCY | APPLICATION / ALLOCATION                                                             | EMIRR IN+ |  |  |  |
| 400 MHz   | Mobile radio, mobile satellite/space operation, weather, radar, UHF                  | 46.2 dB   |  |  |  |
| 900 MHz   | GSM, radio com/nav./GPS (to 1.6 GHz), ISM, aeronautical mobile, UHF                  | 60.3 dB   |  |  |  |
| 1.8 GHz   | GSM, mobile personal comm. broadband, satellite, L-band                              | 81 dB     |  |  |  |
| 2.4 GHz   | 802.11b/g/n, Bluetooth™, mobile personal comm., ISM, amateur radio/satellite, S-band | 96.9 dB   |  |  |  |
| 3.6 GHz   | Radiolocation, aero comm./nav., satellite, mobile, S-band                            | 108.9 dB  |  |  |  |
| 5 Ghz     | 802.11a/n, aero comm./nav., mobile comm., space/satellite operation, C-band          | 116.8 dB  |  |  |  |

#### Table 1. OPA627 EMIRR IN+ for Frequencies of Interest

#### 7.3.8.1 EMIRR IN+ Test Configuration

Figure 35 shows the circuit configuration for testing the EMIRR IN+. An RF source is connected to the operational amplifier noninverting input terminal using a transmission line. The operational amplifier is configured in a unity gain buffer topology with the output connected to a low-pass filter (LPF) and a digital multimeter (DMM). A large impedance mismatch at the operational amplifier input causes a voltage reflection; however, this effect is characterized and accounted for when determining the EMIRR IN+. The resulting DC offset voltage is sampled and measured by the multimeter. The LPF isolates the multimeter from residual RF signals that may interfere with multimeter accuracy. Refer to SBOA128 for more details.



#### 

Figure 35. EMIRR IN+ Test Configuration Schematic

# 7.4 Settling Time

The OPA627 and OPA637 have fast settling times, as low as 300 ns. Figure 36 illustrates the circuit used to measure settling time for the OPA627 and OPA637.



Figure 36. Settling Time and Slew Rate Test Circuit

# 7.5 Device Functional Modes

The OPA627 and OPA6377 have a single functional mode and are operational when the power-supply voltage is greater than 9V ( $\pm$ 4.5 V). The maximum power supply voltage for the OPA627 and OPA637 are 36 V ( $\pm$ 18 V).

Texas Instruments

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The OPA627 and OPA637 are ideally suited to use as input amplifiers in instrumentation amplifier configurations requiring high speed, fast settling and high input impedance.







Differential Voltage Gain =  $(1 + 2R_F/R_G) \cdot 10$ 





This composite amplifier uses the OPA603 current-feedback op amp to provide extended bandwidth and slew rate at high closed-loop gain. The feedback loop is closed around the composite amp, preserving the precision input characteristics of the OPA627/637. Use separate power supply bypass capacitors for each op amp.

\*Minimize capacitance at this node.

| GAIN<br>(V/V) | a <sub>1</sub><br>op amp | R <sub>1</sub><br>(Ω) | <b>R</b> 2<br>(kΩ) | <b>R</b> <sub>3</sub><br>(Ω) | <b>R</b> 4<br>(kΩ) | –3dB<br>(MHz) | SLEW RATE<br>(V/µs) |
|---------------|--------------------------|-----------------------|--------------------|------------------------------|--------------------|---------------|---------------------|
| 100           | OPA627                   | 50.5 <sup>(1)</sup>   | 4.99               | 20                           | 1                  | 15            | 700                 |
| 1000          | OPA637                   | 49.9                  | 4.99               | 12                           | 1                  | 11            | 500                 |

NOTE: (1) Closest 1/2% value.

#### Figure 39. Composite Amplifier for Wide Bandwidth



### **Application Information (continued)**



SMALL SIGNAL RESPONSE (B) 50 100ns G = 1 -0 C

When used as a unity-gain buffer, large common-mode input voltage steps produce transient variations in input-stage currents. This causes the rising edge to be slower and falling edges to be faster than nominal slew rates observed in higher-gain circuits.







Figure 41. OPA627 Dynamic Performance, G = -1

**NSTRUMENTS** 

Texas

# **Application Information (continued)**



Figure 42. OPA637 Dynamic Response, G = 5

# 8.2 Typical Application

Low pass filters are commonly employed in signal processing applications to reduce noise and prevent aliasing. The OPA627 and OPA637 are ideally suited to construct high speed, high precision active filters. Figure 43 illustrates a second order low pass filter commonly encountered in signal processing applications.



Figure 43. Second Order Low Pass Filter

# 8.2.1 Design Requirements

Use the following parameters for this design example:

- Gain = 5 V/V (inverting gain)
- Low pass cutoff frequency = 25 kHz
- Second order Chebyshev filter response with 3-dB gain peaking in the passband

# 8.2.2 Detailed Design Procedure

The infinite-gain multiple-feedback circuit for a low-pass network function is shown in Figure 43. Use Equation 1 to calculate the voltage transfer function.

$$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1R_3C_2C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3R_4C_2C_5}$$

22 Submit Documentation Feedback

Copyright © 2000–2015, Texas Instruments Incorporated

(1)



#### **Typical Application (continued)**

This circuit produces a signal inversion. For this circuit the gain at DC and the low pass cutoff frequency can be calculated using Equation 2.

$$Gain = \frac{R_4}{R_1}$$
$$f_C = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$$

(2)

Software tools are readily available to simplify filter design. WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners. Available as a web based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multi-stage active filter solutions within minutes.

#### 8.2.3 Application Curve



Figure 44. OPA627 2nd Order 25 kHz, Chebyshev, Low Pass Filter

# 9 Power Supply Recommendations

The OPA627 and OPA637 are specified for operation from 9 V to 36 V ( $\pm$ 4.5 V to  $\pm$ 18 V); many specifications apply from –25°C to 85°C (P and D packages) and –55°C to 125°C (LMC package). Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

# 10 Layout

### **10.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and operational amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
  - The OPA6x7 is capable of high-output current (in excess of 45 mA). Applications with low impedance loads or capacitive loads with fast transient signals demand large currents from the power supplies. Larger bypass capacitors such as 1-µF solid tantalum capacitors may improve dynamic performance in these applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground
  planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically
  separate digital and analog grounds paying attention to the flow of the ground current. For more detailed
  information refer to *Circuit Board Layout Techniques* (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in Figure 45, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- The case (TO-99 metal package only) is internally connected to the negative power supply, as with most common operational amplifiers.
- Pin 8 of the plastic PDIP, SOIC, and TO-99 packages has no internal connection.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.



# 10.2 Layout Example











В٠

Figure 46. Board Layout for Input Guarding (LMC Package)

# **11 Device and Documentation Support**

# 11.1 Device Support

# 11.1.1 Development Support

# 11.1.1.1 TINA-TI™ (Free Software Download)

TINA<sup>™</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners. Available as a web based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multi-stage active filter solutions within minutes.

#### NOTE

These files require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

#### 11.1.1.2 TI Precision Designs

The OPA627 is featured in several TI Precision Designs, available online at

http://www.ti.com/ww/en/analog/precision-designs/. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

# **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- Circuit Board Layout Techniques, SLOA089.
- Op Amps for Everyone, SLOD006.
- Compensate Transimpedance Amplifiers Intuitively, SBOS055.
- Noise Analysis for High Speed op Amps, SBOA066.

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|--------|----------------|--------------|------------------------|---------------------|---------------------|--|
| OPA627 | Click here     | Click here   | Click here             | Click here          | Click here          |  |
| OPA637 | Click here     | Click here   | Click here             | Click here          | Click here          |  |

#### Table 2. Related Links

# 11.4 Trademarks

TINA-TI is a trademark of Texas Instruments, Inc and DesignSoft, Inc. Difet is a registered trademark of Texas Instruments. TINA, DesignSoft are trademarks of DesignSoft, Inc.

26 Submit Documentation Feedback

Product Folder Links: OPA627 OPA637

Texas



# 11.4 Trademarks (continued)

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | C |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------|----------------------|---|
| OPA627AM         | NRND   | TO-99        | LMC                | 8    | 20             | Green (RoHS<br>& no Sb/Br) | AU                      | N / A for Pkg Type   |   |
| OPA627AP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | N / A for Pkg Type   |   |
| OPA627APG4       | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | N / A for Pkg Type   |   |
| OPA627AU         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR  |   |
| OPA627AU/2K5     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR  |   |
| OPA627AU/2K5E4   | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR  |   |
| OPA627AUE4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR  |   |
| OPA627AUG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR  |   |
| OPA627BM         | NRND   | TO-99        | LMC                | 8    | 1              | Green (RoHS<br>& no Sb/Br) | AU                      | N / A for Pkg Type   |   |
| OPA627BP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | N / A for Pkg Type   |   |
| OPA627SM         | NRND   | TO-99        | LMC                | 8    | 20             | Green (RoHS<br>& no Sb/Br) | AU                      | N / A for Pkg Type   |   |
| OPA637AM         | NRND   | TO-99        | LMC                | 8    | 20             | Green (RoHS<br>& no Sb/Br) | AU                      | N / A for Pkg Type   |   |
| OPA637AP         | ACTIVE | PDIP         | Ρ                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | N / A for Pkg Type   |   |
| OPA637AU         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR  |   |
| OPA637AU/2K5     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR  |   |
| OPA637AUG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-3-260C-168 HR  |   |
| OPA637BM         | NRND   | TO-99        | LMC                | 8    | 20             | Green (RoHS<br>& no Sb/Br) | AU                      | N / A for Pkg Type   |   |

Addendum-Page 1



| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | 0 |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|---|
| OPA637BP         | ACTIVE        | PDIP         | Ρ                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | N / A for Pkg Type |   |
| OPA637BPG4       | ACTIVE        | PDIP         | Ρ                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | N / A for Pkg Type |   |
| OPA637SM         | NRND          | TO-99        | LMC                | 8    | 20             | Green (RoHS<br>& no Sb/Br) | AU                      | N / A for Pkg Type |   |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including to do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in spreference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000pp flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish value value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis or TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer o

Addendum-Page 2



Addendum-Page 3

# PACKAGE MATERIALS INFORMATION

WWW.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA627AU/2K5 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA637AU/2K5 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

1-Nov-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA627AU/2K5 | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |
| OPA637AU/2K5 | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |

# LMC (O-MBCY-W8)

# METAL CYLINDRICAL PACKAGE



- B. This drawing is subject to change without notice.
- C. Leads in true position within 0.010 (0,25) R @ MMC at seating plane.
- D. Pin numbers shown for reference only. Numbers may not be marked on package.
- E. Falls within JEDEC MO-002/TO-99.



# **D0008A**



# PACKAGE OUTLINE

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not This dimension does not include mold hash, protrosio exceed .006 [0.15] per side.
   This dimension does not include interlead flash.
   Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



PLASTIC DUAL-IN-LINE PACKAGE

P(R-PDIP-T8)



- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated