Kaimeite Electronic (HK) Co., Limited
First choice One-Stop Mixed Distributor for World-Class manufacturer Email: info@kaimte.com Website: www.kaimte.com

Click to view price, real time Inventory, Delivery & Lifecycle Information;

## TPS3808G01QDBVRQ1

TI, Texas Instruments

Supervisory Circuits Lo Quies Crnt Prgrm Delay Sup Crct

Any questions, please feel free to contact us. info@kaimte.com















TPS3808G01-Q1, TPS3808G12-Q1, TPS3808G125-Q1, TPS3808G15-Q1 TPS3808G18-Q1, TPS3808G30-Q1, TPS3808G33-Q1, TPS3808G50-Q1

SBVS085J - JANUARY 2007 - REVISED JUNE 2017

#### TPS3808Gxx-Q1 Low-Quiescent-Current Programmable-Delay Supervisory Circuit

#### 1 Features

- Qualified for Automotive Applications
- Power-On Reset Generator With Adjustable Delay Time: 1.25 ms to 10 s
- Very Low Quiescent Current: 2.4 μA Typical
- High Threshold Accuracy: 0.5% Typical
- Fixed Threshold Voltages for Standard Voltage Rails From 1.2 V to 5 V and Adjustable Voltage Down to 0.4 V Are Available
- Manual Reset (MR) Input
- Open-Drain RESET Output
- Temperature Range: -40°C to +125°C
- Small SOT-23 Package and WSON Package (TPS3808G01QDRVRQ1 only)

#### 2 Applications

- DSP or Microcontroller Applications
- · FPGA and ASIC Applications
- Automotive Vision
- Automotive Radar

#### 3 Description

The TPS3808Gxx-Q1 microprocessor supervisory circuits monitor system voltages from 0.4 V to 5 V, asserting an open-drain RESET signal when the SENSE voltage drops below a preset threshold or when the manual reset (MR) pin drops to a logic low. The RESET output remains low for the useradjustable delay time after the SENSE voltage and MR return above their thresholds.

The TPS3808Gxx-Q1 device uses a precision reference to achieve 0.5% threshold accuracy for  $V_{\text{IT}} \leq 3.3$  V. The reset delay time can be set to 20 ms by disconnecting the  $C_{\text{T}}$  pin, 300 ms by connecting the  $C_{\text{T}}$  pin to  $V_{\text{DD}}$  using a resistor, or can be useradjusted from 1.25 ms to 10 s by connecting the  $C_{\text{T}}$  pin to an external capacitor. The TPS3808Gxx-Q1 has a very low typical quiescent current of 2.4  $\mu\text{A}$ , so it is well suited for battery-powered applications. The device is available in a small SOT-23 package (one option available in WSON) and is fully specified over a temperature range of  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$  (T<sub>J</sub>).

For more information about TI's voltage supervisor portfolio, visit the Supervisor and Reset IC Overview Page page.

#### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE    | BODY SIZE (NOM)   |
|---------------|------------|-------------------|
| TPS3808Gxx-Q1 | SOT-23 (6) | 2.90 mm × 1.60 mm |
|               | WSON (6)   | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application Schematic**





#### **Table of Contents**

| 1 | Features 1                           | 8.3 F     | Feature Description                            | 9    |
|---|--------------------------------------|-----------|------------------------------------------------|------|
| 2 | Applications 1                       | 8.4       | Device Functional Modes                        | 11   |
| 3 | Description 1                        | 9 Applie  | cations and Implementation                     | . 12 |
| 4 | Revision History2                    | 9.1 A     | Application Information                        | 12   |
| 5 | Device Comparison Table 3            | 9.2 T     | Typical Application                            | 12   |
| 6 | Pin Configuration and Functions      | 10 Powe   | er Supply Recommendations                      | . 14 |
| 7 | Specifications4                      | 11 Layou  | ut                                             | . 14 |
| • | 7.1 Absolute Maximum Ratings 4       |           | Layout Guidelines                              |      |
|   | 7.2 ESD Ratings                      | 11.2      | Layout Example                                 | 14   |
|   | 7.3 Recommended Operating Conditions | 12 Device | e and Documentation Support                    | . 15 |
|   | 7.4 Thermal Information              | 12.1      | Related Links                                  | 15   |
|   | 7.5 Electrical Characteristics       | 12.2      | Receiving Notification of Documentation Update | s 15 |
|   | 7.6 Timing Requirements6             |           | Community Resources                            |      |
|   | 7.7 Typical Characteristics          | 12.4      | Trademarks                                     | 15   |
| 8 | Detailed Description 8               | 12.5      | Electrostatic Discharge Caution                | 15   |
|   | 8.1 Overview 8                       | 12.6      | Glossary                                       | 15   |
|   | 8.2 Functional Block Diagrams        |           | anical, Packaging, and Orderable nation        | . 15 |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision I (June 2015) to Revision J                                                                                                                                                                                                                                    | Page |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added column for WSON pins                                                                                                                                                                                                                                                          |      |
| С | hanges from Revision H (June 2012) to Revision I                                                                                                                                                                                                                                    | Page |
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| С | hanges from Revision G (November, 2010) to Revision H                                                                                                                                                                                                                               | Page |
| • | Changed I <sub>SENSE</sub> from μA to nA                                                                                                                                                                                                                                            | 5    |



#### 5 Device Comparison Table

| ORDERABLE PART NUMBER | NOMINAL SUPPLY VOLTAGE | THRESHOLD VOLTAGE (V <sub>IT</sub> ) |
|-----------------------|------------------------|--------------------------------------|
| TPS3808G01QDRVRQ1     | Adimetele              | 0.405 V                              |
| TPS3808G01QDBVRQ1     | Adjustable             | 0.405 V                              |
| TPS3808G12QDBVRQ1     | 1.2 V                  | 1.12 V                               |
| TPS3808G125QDBVRQ1    | 1.25 V                 | 1.16 V                               |
| TPS3808G15QDBVRQ1     | 1.5 V                  | 1.4 V                                |
| TPS3808G18QDBVRQ1     | 1.8 V                  | 1.67 V                               |
| TPS3808G30QDBVRQ1     | 3 V                    | 2.79 V                               |
| TPS3808G33QDBVRQ1     | 3.3 V                  | 3.07 V                               |
| TPS3808G50QDBVRQ1     | 5 V                    | 4.65 V                               |

#### 6 Pin Configuration and Functions



#### DRV Package 6-Pin WSON With Thermal Pad Top View



#### **Pin Functions**

|                 | PIN    |      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|-----------------|--------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME            | SOT-23 | WSON | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| C <sub>T</sub>  | 4      | 3    | I   | Reset period programming pin. Connecting this pin to VDD through a 40-k $\Omega$ to 200-k $\Omega$ resistor or leaving it open results in fixed delay times (see <i>Electrical Characteristics</i> ). Connecting this pin to a ground referenced capacitor $\geq$ 100 pF gives user-programmable delay time. See the <i>Selecting the Reset Delay Time</i> for more information.                                                                                                                                                         |  |
| GND             | 2      | 5    | _   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| MR              | 3      | 4    | I   | Manual reset. Driving this pin low asserts $\overline{\text{RESET}}$ . $\overline{\text{MR}}$ is internally tied to $V_{DD}$ by a 90-k $\Omega$ pullup resistor.                                                                                                                                                                                                                                                                                                                                                                         |  |
| RESET           | 1      | 6    | 0   | Reset. This is an open-drain output that is driven to a low impedance state when $\overline{RESET}$ is asserted (either the SENSE input is lower than the threshold voltage $(V_{IT})$ or the $\overline{MR}$ pin is set to a logic low). $\overline{RESET}$ remains low (asserted) for the reset period after both SENSE is above $V_{IT}$ and $\overline{MR}$ is set to a logic high. A pullup resistor from 10 k $\Omega$ to 1 M $\Omega$ must be used on this pin and allows the reset pin to attain voltages higher than $V_{DD}$ . |  |
| SENSE           | 5      | 2    | 1   | Voltage sense. This pin is connected to the voltage to be monitored. If the voltage at this terminal drops below the threshold voltage ( $V_{\text{IT}}$ ), $\overline{\text{RESET}}$ is asserted.                                                                                                                                                                                                                                                                                                                                       |  |
| V <sub>DD</sub> | 6      | 1    | I   | Supply voltage. It is good analog design practice to place a 0.1- $\mu F$ ceramic capacitor close to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Thermal Pad     | _      | Pad  | _   | Thermal pad; connect to ground plan to enhance thermal performance of the package.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)(1)

|                                                                 |                                    | MIN         | MAX              | UNIT |
|-----------------------------------------------------------------|------------------------------------|-------------|------------------|------|
| $V_{DD}$                                                        | Input voltage                      | -0.3        | 7                | V    |
| $V_{CT}$                                                        | C <sub>T</sub> voltage             | -0.3        | $(V_{DD} + 0.3)$ | V    |
| V <sub>MR</sub> ,<br>V <sub>RESET</sub> ,<br>V <sub>SENSE</sub> | MR, RESET, SENSE voltage           | -0.3        | 7                | V    |
| I <sub>RESET</sub>                                              | RESET pin current                  |             | 5                | mA   |
| $T_J$                                                           | Operating junction temperature (2) | -40         | 150              | °C   |
| T <sub>stg</sub>                                                | Storage temperature                | <b>–</b> 65 | 150              | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Electric Characteristics is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                                            |                                              |                                                         | VALUE | UNIT     |
|--------------------------------------------|----------------------------------------------|---------------------------------------------------------|-------|----------|
| TPS380                                     | 08G125QDBVRQ1 IN S                           | OT-23 PACKAGE                                           |       | <u> </u> |
|                                            |                                              | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 |          |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | ±1000                                                   | V     |          |
|                                            | aloonal go                                   | Machine Model (MM)                                      | ±50   |          |
| TPS3808GXX-Q1 IN SOT-23 PACKAGE            |                                              |                                                         |       |          |
| \/                                         | Electrostatic                                | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V        |
| $V_{(ESD)}$                                | discharge                                    | Charged device model (CDM), per AEC Q100-011            | ±500  | V        |
| TPS380                                     | 08G01QDRVRQ1 IN SC                           | N PACKAGE                                               | •     | ·        |
|                                            |                                              | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 |          |
| V <sub>(ESD)</sub>                         | Electrostatic discharge                      | Charged device model (CDM), per AEC Q100-011            | ±500  | V        |
|                                            | alcortargo                                   | Machine Model (MM)                                      | ±50   |          |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                      | MIN | NOM MAX  | UNIT |
|--------------------------------------|-----|----------|------|
| V <sub>DD</sub> input supply         | 1.8 | 6.5      | V    |
| V <sub>SENSE</sub> SENSE pin voltage | 0   | $V_{DD}$ | V    |
| MR Manual reset pin voltage          | 0   | $V_{DD}$ | V    |

<sup>(2)</sup> Due to the low dissipated power in this device, it is assumed that  $T_J = T_A$ .



#### 7.4 Thermal Information

|                      |                                              | TPS380       |            |      |
|----------------------|----------------------------------------------|--------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DRV (WSON) | UNIT |
|                      |                                              | 6 PINS       | 6 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 180.9        | 178.1      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 117.8        | 95.6       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 27.8         | 135        | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 18.9         | 6.3        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 27.3         | 136.6      | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A          | 7.3        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.5 Electrical Characteristics

 $1.8~V \le V_{DD} \le 6.5~V,~R_{LRESET} = 100~k\Omega,~C_{LRESET} = 50~pF,~over~operating~temperature~range~(T_J = -40^{\circ}C~to~+125^{\circ}C)~(unless~otherwise~noted),~typical~values~at~T_J = 25^{\circ}C$ 

|                    | PARAMETER                                 | TES                                                                                                         | T CONDITIONS                   | MIN                 | TYP   | MAX                 | UNIT      |
|--------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------|-------|---------------------|-----------|
| $V_{DD}$           | Input supply range                        |                                                                                                             |                                | 1.8                 |       | 6.5                 | V         |
|                    | Cumply assessed (into )/ pin)             | $\frac{V_{DD}}{MR} = 3.3 \text{ V}, \overline{RESET} \text{ n}$ $\frac{1}{MR}$ , RESET, C <sub>T</sub> open | ot asserted,                   |                     | 2.4   | 5                   |           |
| I <sub>DD</sub>    | Supply current (into V <sub>DD</sub> pin) | $\frac{V_{DD}}{MR}$ , $\frac{= 6.5 \text{ V}}{RESET}$ , $C_T$ open                                          | ot asserted,                   |                     | 2.7   | 6                   | μА        |
| \/                 | Low-level output voltage                  | $1.3 \text{ V} \le \text{V}_{DD} < 1.8 \text{ V}, \text{ I}_{O}$                                            | <sub>L</sub> = 0.4 mA          |                     |       | 0.3                 | V         |
| V <sub>OL</sub>    | Low-level output voltage                  | $1.8 \text{ V} \le \text{V}_{DD} \le 6.5 \text{ V}, \text{ I}_{O}$                                          | <sub>L</sub> = 1 mA            |                     |       | 0.4                 | V         |
|                    | Power-up reset voltage <sup>(1)</sup>     | $V_{OL}$ (max) = 0.2 V, I $\overline{RE}$                                                                   | <del>SET</del> = 15 μA         |                     | ·     | 0.8                 | V         |
|                    |                                           | TPS3808G01-Q1                                                                                               |                                | -2%                 | ±1%   | 2%                  |           |
|                    | Negative-going input threshold accuracy   | $V_{\text{IT}} \le 3.3 \text{ V}$                                                                           |                                | -1.5%               | ±0.5% | 1.5%                |           |
| V <sub>IT</sub>    |                                           | 3.3 V < V <sub>IT</sub> ≤ 5 V                                                                               |                                | -2%                 | ±1%   | 2%                  |           |
|                    |                                           | V <sub>IT</sub> ≤ 3.3 V                                                                                     | -40°C < T <sub>J</sub> < 85°C  | -1.25%              | ±0.5% | 1.25%               |           |
|                    |                                           | 3.3 V < V <sub>IT</sub> ≤ 5 V                                                                               |                                | -1.5%               | ±0.5% | 1.5%                |           |
|                    |                                           | TPS3808G01-Q1                                                                                               |                                |                     | 1.5   | 3                   |           |
| $V_{HYS}$          | Hysteresis on V <sub>IT</sub> pin         | -40°C < T <sub>J</sub> < 85°C                                                                               |                                |                     | 1     | 2                   | $%V_{IT}$ |
|                    |                                           |                                                                                                             |                                |                     | 1     | 2.5                 |           |
| R MR               | MR internal pullup resistance             | V <sub>SENSE</sub> = V <sub>IT</sub>                                                                        |                                | 70                  | 90    |                     | kΩ        |
|                    | land advantation OFNOT air                | TPS3808G01-Q1                                                                                               |                                | -25                 |       | 25                  | nA        |
| I <sub>SENSE</sub> | Input current at SENSE pin                | V <sub>SENSE</sub> = 6.5 V                                                                                  |                                |                     | 1.7   |                     | μΑ        |
| I <sub>OH</sub>    | RESET leakage current                     | V RESET = 6.5 V, RESET not asserted                                                                         |                                |                     |       | 300                 | nA        |
| C                  | Innut conscitones on the                  | C <sub>T</sub> pin                                                                                          | $V_{IN} = 0 V to V_{DD}$       |                     | 5     | 5                   | ~F        |
| C <sub>IN</sub>    | Input capacitance, any pin                | Other pins                                                                                                  | V <sub>IN</sub> = 0 V to 6.5 V |                     | 5     |                     | pF        |
| V <sub>IL</sub>    | MR logic low input                        |                                                                                                             |                                | 0                   | ·     | 0.3 V <sub>DD</sub> | V         |
| $V_{IH}$           | MR logic high input                       |                                                                                                             |                                | 0.7 V <sub>DD</sub> |       | $V_{DD}$            | V         |

Power-up reset voltage is the lowest supply voltage (V<sub>DD</sub>) at which RESET becomes active (t<sub>rise(VDD)</sub> ≥ 15 µs/V).



#### 7.6 Timing Requirements

|                           |                                     |                         |                                                                                 | MIN  | NOM   | MAX  | UNIT |
|---------------------------|-------------------------------------|-------------------------|---------------------------------------------------------------------------------|------|-------|------|------|
| t <sub>d</sub> RESET time | $C_T = 0$                           | C <sub>T</sub> = Open   |                                                                                 | 12   | 20    | 28   |      |
|                           | RESET delay                         | $C_T = V_{DD}$          | Soo Figure 1                                                                    | 180  | 300   | 420  | ms   |
|                           | time                                | C <sub>T</sub> = 100 pF | See Figure 1                                                                    | 0.75 | 1.25  | 1.75 |      |
|                           |                                     | C <sub>T</sub> = 180 nF |                                                                                 | 0.7  | 1.2   | 1.7  | s    |
|                           | Propagation delay                   | MR to RESET             | $V_{IH} = 0.7 \ V_{DD}, \ V_{IL} = 0.3 \ V_{DD}$                                |      | 150   |      | ns   |
| t <sub>pHL</sub>          | High-level to low-level RESET delay | SENSE to RESET          | V <sub>IH</sub> = 1.05 V <sub>IT</sub> , V <sub>IL</sub> = 0.95 V <sub>IT</sub> |      | 20    |      | μS   |
| t <sub>w</sub> tran       | transient                           | SENSE                   | $V_{IH} = 1.05 V_{IT}, V_{IL} = 0.95 V_{IT}$                                    |      | 20    |      |      |
|                           |                                     | MR                      | $V_{IH}$ = 0.7 $V_{DD}$ , $V_{IL}$ = 0.3 $V_{DD}$                               |      | 0.001 |      | μS   |



Figure 1.  $\overline{\text{MR}}$  and SENSE Reset Timing Diagram



#### 7.7 Typical Characteristics

At  $T_J = 25$ °C,  $V_{DD} = 3.3$  V,  $R_{LRESET} = 100$  k $\Omega$ , and  $C_{LRESET} = 50$  pF (unless otherwise noted)





#### 8 Detailed Description

#### 8.1 Overview

The TPS3808Gxx-Q1 devices are low-current supervisory <u>circuits</u> used to monitor system voltages ranging from 0.4 V to 5 V. The devices assert an active low, open-drain RESET signal when the <u>SENSE</u> voltage drops below a preset threshold or when the manual reset (MR) pin is asserted to a logic low. The <u>RESET</u> output remains low for the user-adjustable delay time after the <u>SENSE</u> voltage and <u>MR</u> return above their thresholds. The devices are also designed to be immune to short negative transients on the <u>SENSE</u> pin. The reset delay time can be configured by using the  $C_T$  pin. The delay can be configured to 20 ms by leaving the  $C_T$  pin floating, it can be configured to 300 ms by connecting the  $C_T$  pin to  $V_{DD}$  using a resistor, or can be configured from 1.25 ms to 10 s by connecting the  $C_T$  pin to an external capacitor.

#### 8.2 Functional Block Diagrams



Figure 6. Adjustable-Voltage Version



Figure 7. Fixed-Voltage Version



#### 8.3 Feature Description

#### 8.3.1 Immunity to SENSE Pin Voltage Transients

The TPS3808Gxx-Q1 is relatively immune to short negative transients on the SENSE pin. Sensitivity to transients is dependent on threshold overdrive, as shown in the *Maximum Transient Duration at Sense vs Sense Threshold Overdrive Voltage* graph (Figure 9). This graph shows the duration that the transient is below  $V_{IT}$  compared to the magnitude of the voltage drop below  $V_{IT}$ , or overdrive voltage. The overdrive voltage is expressed as a percentage of the  $V_{IT}$  threshold value. Any combination of transient duration and overdrive voltage that lies above the curve results in RESET being asserted low. Any transient that lies below the curve is ignored by the device.



Figure 8. Threshold Overdrive Voltage



Figure 9. Maximum Transient Duration at Sense vs Sense Threshold Overdrive Voltage

#### 8.3.2 SENSE Input

The SENSE input provides a terminal at which any system voltage can be monitored. If the voltage on this pin drops below  $V_{IT}$ , RESET is asserted low. The comparator has a built-in hysteresis to ensure smooth RESET assertions and deassertions. It is good analog design practice to put a 1-nF to 10-nF bypass capacitor on the SENSE input to reduce sensitivity to transients and layout parasitics.



#### **Feature Description (continued)**

The TPS3808G01-Q1 can be used to monitor any voltage rail down to 0.405 V using the circuit shown in Figure 10.



Figure 10. Using the TPS3808G01-Q1 to Monitor a User-Defined Threshold Voltage

#### 8.3.3 Manual Reset (MR) Input

The manual reset  $(\overline{MR})$  input allows a processor or other logic circuits to initiate a reset. A logic low (0.3  $V_{DD}$ ) on  $\overline{MR}$  causes RESET to assert low. After  $\overline{MR}$  returns to a logic high and SENSE is above its reset threshold, RESET is deasserted high after the user-defined reset delay expires.  $\overline{MR}$  is internally tied to  $V_{DD}$  using a 90-k $\Omega$  resistor, so this pin can be left unconnected if  $\overline{MR}$  is not used.

See Figure 11 for how  $\overline{MR}$  can be used to monitor multiple system voltages. If the logic signal driving  $\overline{MR}$  does not go fully to  $V_{DD}$ , there will be some additional current draw into  $V_{DD}$  as a result of the internal pullup resistor on  $\overline{MR}$ . To minimize current draw, a logic-level FET can be used as shown in Figure 12.



Figure 11. Using MR to Monitor Multiple System Voltages



Figure 12. Using an External MOSFET to Minimize I<sub>DD</sub> When MR Signal Does Not Go to V<sub>DD</sub>



#### **Feature Description (continued)**

#### 8.3.4 Selecting the Reset Delay Time

The TPS3808Gxx-Q1 device has three options for setting the  $\overline{\text{RESET}}$  delay time as shown in Figure 13. Figure 13 (a) shows the configuration for a fixed 300-ms typical delay time by tying  $C_T$  to  $V_{DD}$ ; a resistor from 40 k $\Omega$  to 200 k $\Omega$  must be used. Supply current is not affected by the choice of resistor. Figure 13 (b) shows a fixed 20-ms delay time by leaving the  $C_T$  pin open. Figure 13 (c) shows a ground referenced capacitor connected to  $C_T$  for a user-defined program time from 1.25 ms to 10 s.



Figure 13. Configuration Used to Set the RESET Delay Time

The capacitor  $C_T$  should be  $\geq 100$  pF nominal value for the TPS3808Gxx-Q1 to recognize the capacitor is present. Use Equation 1 to calculate the capacitor value for a given delay time.

$$C_{T}(nF) = \left[ t_{D}(s) - 0.5 \times 10^{-3}(s) \right] \times 175$$
 (1)

The reset delay time is determined by the time it takes an on-chip precision 220-nA current source to charge the external capacitor to 1.23 V. When RESET asserts low, the capacitor is discharged. When the RESET conditions are cleared, the internal current source is enabled and begins to charge the external capacitor. When the voltage on this capacitor reaches 1.23 V, RESET deasserts. A low-leakage type capacitor such as a ceramic should be used and that stray capacitance around this pin may cause errors in the reset delay time.

#### 8.4 Device Functional Modes

Whenever  $\overline{\text{MR}}$  pin is set to a logic high and the SENSE input pin is higher than  $V_{\text{IT}}$ , the open-drain  $\overline{\text{RESET}}$  signal is deasserted high. If  $\overline{\text{MR}}$  pin is set to a logic low or the SENSE input pin falls lower than  $V_{\text{IT}}$ , then  $\overline{\text{RESET}}$  is asserted low. Table 1 is a truth table that describes these operating modes.

**Table 1. Truth Table** 

| MR | SENSE > V <sub>IT</sub> | RESET |
|----|-------------------------|-------|
| L  | 0                       | L     |
| L  | 1                       | L     |
| Н  | 0                       | L     |
| Н  | 1                       | Н     |



#### 9 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPS3808Gxx-Q1 microprocessor supervisory product family is designed to assert a  $\overline{\text{RESET}}$  signal when either the SENSE pin voltage drops below  $V_{\text{IT}}$  or the manual reset ( $\overline{\text{MR}}$ ) is driven low. The  $\overline{\text{RESET}}$  output remains asserted for a user-adjustable time after both the manual reset ( $\overline{\text{MR}}$ ) and SENSE voltages return above the respective thresholds. A broad range of voltage threshold and reset delay time adjustments are available, allowing these devices to be used in a variety of applications. Reset threshold voltages can be factory-set from 0.82 V to 3.3 V or from 4.4 V to 5 V, while the TPS3808G01-Q1 can be set to any voltage above 0.405 V using an external resistor divider. Two preset delay times are also user-selectable: connecting the  $C_T$  pin to  $V_{DD}$  results in a 300-ms reset delay, while leaving the  $C_T$  pin open yields a 20-ms reset delay. Additionally, connecting a capacitor between  $C_T$  and GND allows the designer to select any reset delay period from 1.25 ms to 10 s.

#### 9.2 Typical Application



Figure 14. TPS3808G33-Q1 Typical Application



Figure 15. TPS3808G01-Q1 Typical Application



#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

The TPS3808Gxx-Q1 device must monitor a 3.3-V input voltage, and drive an active-low reset to the processor when the input voltage drops below the recommended operating voltage of the processor.

#### 9.2.2 Detailed Design Procedure

To monitor the 3.3-V input voltage, TPS3808G33-Q1 is used and the 3.3-V supply is connected directly to the SENSE pin. The open-drain RESET output is connected to  $V_{DD}$  through a 50-k $\Omega$  resistor. To select the output delay on the RESET pin, connect the  $C_T$  pin to  $V_{DD}$ , left floating, or connect through a capacitor to GND. For more details on selecting this delay, see *Selecting the Reset Delay Time*.

When using TPS3808G01-Q1, select R1 and R2 resistor values to select the threshold voltage based on the following equation:  $V_{IT} = (1 + R1 / R2) \times 0.405$ .

#### 9.2.3 Application Curves





Figure 17. RESET Time-out Period vs C<sub>T</sub>



#### 10 Power Supply Recommendations

The TPS3808Gxx-Q1 devices are designed to operate from an input supply from 1.8 V to 6.5 V. TI recommends placing a  $0.1-\mu F$  capacitor near the  $V_{DD}$  pin.

#### 11 Layout

#### 11.1 Layout Guidelines

TI recommends placing the 0.1- $\mu$ F decoupling capacitor close to the  $V_{DD}$  pin. The  $V_{DD}$  trace should be able to carry 6  $\mu$ A without a significant drop in voltage.

#### 11.2 Layout Example



Figure 18. Recommended Layout



#### 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS          | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|----------------|----------------|--------------|---------------------|---------------------|---------------------|--|
| TPS3808G01-Q1  | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPS3808G12-Q1  | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPS3808G125-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPS3808G15-Q1  | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPS3808G18-Q1  | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPS3808G30-Q1  | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPS3808G33-Q1  | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPS3808G50-Q1  | Click here     | Click here   | Click here          | Click here          | Click here          |  |

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | 0 |
|--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|---|
|                    |        |              |                    |      |                |              | (6)                           |                     |   |
| TPS3808G01QDBVRQ1  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  |   |
| TPS3808G01QDRVRQ1  | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR |   |
| TPS3808G125QDBVRQ1 | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  |   |
| TPS3808G12QDBVRQ1  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  |   |
| TPS3808G15QDBVRQ1  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  |   |
| TPS3808G18QDBVRQ1  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  |   |
| TPS3808G30QDBVRQ1  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  |   |
| TPS3808G33QDBVRQ1  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  |   |
| TPS3808G50QDBVRQ1  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  |   |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE**: TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including to do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in spreference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000pp flame retardants must also meet the <=1000ppm threshold requirement.

Addendum-Page 1

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a lie of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/E lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis of TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer of

#### OTHER QUALIFIED VERSIONS OF TPS3808-Q1:

Catalog: TPS3808

• Enhanced Product: TPS3808-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

#### **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2021

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO BO W Cavity AO AO Cavity AV Cavi

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



\*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3808G01QDBVRQ1  | SOT-23          | DBV                | 6    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3808G01QDRVRQ1  | WSON            | DRV                | 6    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS3808G125QDBVRQ1 | SOT-23          | DBV                | 6    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3808G12QDBVRQ1  | SOT-23          | DBV                | 6    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3808G15QDBVRQ1  | SOT-23          | DBV                | 6    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3808G18QDBVRQ1  | SOT-23          | DBV                | 6    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3808G30QDBVRQ1  | SOT-23          | DBV                | 6    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3808G33QDBVRQ1  | SOT-23          | DBV                | 6    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3808G50QDBVRQ1  | SOT-23          | DBV                | 6    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

### PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2021



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3808G01QDBVRQ1  | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS3808G01QDRVRQ1  | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3808G125QDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS3808G12QDBVRQ1  | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS3808G15QDBVRQ1  | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS3808G18QDBVRQ1  | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS3808G30QDBVRQ1  | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS3808G33QDBVRQ1  | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS3808G50QDBVRQ1  | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
   Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
   Reference JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated