Kaimeite Electronic (HK) Co., Limited
First choice One-Stop Mixed Distributor for World-Class manufacturer Email: info@kaimte.com Website: www.kaimte.com

# Click to view price, real time Inventory, Delivery & Lifecycle Information;

# TLC6C5912QPWRQ1

# TI, Texas Instruments

LED Display Drivers Auto Pwr Logic 12B Shift Regstr LED Dvr

Any questions, please feel free to contact us. info@kaimte.com















TLC6C5912-Q1 SLIS141C - DECEMBER 2012-REVISED JULY 2016

## TLC6C5912-Q1 Power Logic 12-Channel Shift Register LED Driver

#### 1 Features

- · Qualified for Automotive Applications
- Wide V<sub>CC</sub> Range from 3 V to 5.5 V
- Output Maximum Rating of 40 V
- Twelve Power DMOS Transistor Outputs of 50-mA Continuous Current With V<sub>CC</sub> = 5 V
- Thermal Shutdown Protection
- Enhanced Cascading for Multiple Stages
- · All Registers Cleared With Single Input
- Low Power Consumption
- Slow Switching Time (t<sub>r</sub> and t<sub>f</sub>), Which Helps Significantly With Reducing EMI
- 20-Pin TSSOP-PW Package
- 20-Pin DW Package

#### 2 Applications

- Instrumentation Clusters
- Tell-Tale Lamps
- LED Illumination and Controls

#### 3 Description

The TLC6C5912-Q1 is a monolithic, medium-voltage, low-current power 12-bit shift register designed for use in systems that require relatively moderate load power, such as LEDs.

This device contains a 12-bit serial-in, parallel-out shift register that feeds a 12-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift-register clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift register clear ( $\overline{\text{CLR}}$ ) is high. A low on  $\overline{\text{CLR}}$  clears all registers in the device. Holding the output enable ( $\overline{\text{G}}$ ) high holds all data in the output buffers low, and all drain outputs are off. Holding  $\overline{\text{G}}$  low makes data from the storage register transparent to the output buffers.

When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs have sink-current capability. The serial output (SER OUT) clocks out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. This provides improved performance for applications where clock signals may be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference. The device contains a built-in thermal shutdown protection.

Outputs are low-side, open-drain DMOS transistors with output ratings of 40 V and 50-mA continuous sink-current capabilities when  $V_{CC}$  = 5 V. The current limit decreases as the junction temperature increases for additional device protection. The device also provides up to 2000 V of ESD protection when tested using the human-body model and 200 V when tested using the machine model.

The TLC6C5912-Q1 characterization is for operation over the operating ambient temperature range of -40°C to 125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)    |
|--------------|------------|--------------------|
| TLC6C5912-Q1 | SOIC (20)  | 12.80 mm × 7.50 mm |
|              | TSSOP (20) | 6.50 mm × 4.40 mm  |

 For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application Schematic**





| Table of Contents |
|-------------------|
|-------------------|

| 1 | Features 1                             |    | 8.3 Feature Description                              | . 10 |
|---|----------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                         |    | 8.4 Device Functional Modes                          | . 11 |
| 3 | Description 1                          | 9  | Application and Implementation                       | . 12 |
| 4 | Revision History2                      |    | 9.1 Application Information                          | . 12 |
| 5 | Pin Configuration and Functions 3      |    | 9.2 Typical Application                              | . 12 |
| 6 | Specifications4                        | 10 | Power Supply Recommendations                         | . 15 |
| Ŭ | 6.1 Absolute Maximum Ratings           | 11 | Layout                                               | . 15 |
|   | 6.2 ESD Ratings                        |    | 11.1 Layout Guidelines                               | . 15 |
|   | 6.3 Recommended Operating Conditions 4 |    | 11.2 Layout Example                                  | . 15 |
|   | 6.4 Thermal Information                | 12 | Device and Documentation Support                     | . 16 |
|   | 6.5 Electrical Characteristics5        |    | 12.1 Receiving Notification of Documentation Updates | s 16 |
|   | 6.6 Switching Characteristics5         |    | 12.2 Community Resources                             | . 16 |
|   | 6.7 Typical Characteristics            |    | 12.3 Trademarks                                      | . 16 |
| 7 | Parameter Measurement Information9     |    | 12.4 Electrostatic Discharge Caution                 | . 16 |
| 8 | Detailed Description 10                |    | 12.5 Glossary                                        | . 16 |
| • | 8.1 Overview                           | 13 | Mechanical, Packaging, and Orderable                 | 40   |
|   | 8.2 Functional Block Diagram 10        |    | Information                                          | . 16 |
|   |                                        |    |                                                      |      |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision B (December 2015) to Revision C                                                                                                                                                                                                                                                                         | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed r <sub>DS(on)</sub> test condition from 50 mA to 20 mA                                                                                                                                                                                                                                                               | 5    |
| •  | Added the Receiving Notification of Documentation Updates section                                                                                                                                                                                                                                                            | 16   |
| Cł | nanges from Revision A (January 2013) to Revision B                                                                                                                                                                                                                                                                          | Page |
| •  | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| Cł | nanges from Original (December 2012) to Revision A                                                                                                                                                                                                                                                                           | Page |
|    | Changed the device status from PRODUCT PREVIEW to PRODUCTION DATA                                                                                                                                                                                                                                                            | 1    |



#### 5 Pin Configuration and Functions



#### **Pin Functions**

| F       | PIN | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|---------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME    | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| CLR     | 9   | I   | Shift register clear, active-low: CLR is the signal used to clear all the registers. The storage register transfers data to the output buffer when shift register clear CLR is high. Driving CLR is low clears all the registers in the device.                                 |  |  |  |  |  |
| DRAIN0  | 3   | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN1  | 4   | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN2  | 5   | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN3  | 6   | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN4  | 7   | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN5  | 8   | 0   | Open-drain output: DRAIN0 to DRAIN11 are the LED current-sink channels. These pins                                                                                                                                                                                              |  |  |  |  |  |
| DRAIN6  | 13  | 0   | connect to the LED cathodes, and they can survive up to 40-V LED supply voltage. This is quite helpful during automotive load-dump conditions.                                                                                                                                  |  |  |  |  |  |
| DRAIN7  | 14  | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN8  | 15  | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN9  | 16  | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN10 | 17  | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| DRAIN11 | 18  | 0   |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| G       | 10  | I   | Output enable, active-low: $\overline{G}$ is the LED channel enable and disable input pin. Having $\overline{G}$ low enables all drain channels according to the output-latch register content. When high, all channels are off.                                                |  |  |  |  |  |
| GND     | 20  | _   | <b>Power ground:</b> GND is the ground reference pin for the device. This pin must connect to the ground plane on the PCB.                                                                                                                                                      |  |  |  |  |  |
| RCK     | 12  | I   | <b>Register clock:</b> RCK is the storage register clock. The data in each shift register stage transfers to the storage register at the rising edge of RCK. Data in the storage register appears at the output whenever the output enable $\overline{G}$ input signal is high. |  |  |  |  |  |
| SER IN  | 2   | I   | Serial-data input: SER IN is the serial data input. Data on SER IN loads into the internal register on each rising edge of SRCK.                                                                                                                                                |  |  |  |  |  |



#### Pin Functions (continued)

| PIN NAME NO.    |    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|-----------------|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                 |    | I/O |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| SER OUT         | 11 | 0   | Serial-data output: SER OUT is the serial data output of the 12-bit serial shift register. The purpose of this pin is to cascade several devices on the serial bus. By connecting the SER OUT pin to the SER IN input of the next device on the serial bus to cascade, the data transfers to the next device on the falling edge of SRCK. This can improve the cascade application reliability, as it can avoid the issue that the second device receives SRCK and data input at the same rising edge of SRCK. |  |  |
| SRCK            | 19 | I   | <b>Shift-register clock:</b> SRCK is the serial clock input. On each rising SRCK edge, data transfers from SER IN to the internal serial shift registers.                                                                                                                                                                                                                                                                                                                                                      |  |  |
| V <sub>CC</sub> | 1  | I   | <b>Power supply:</b> $V_{CC}$ is the power supply pin voltage for the device. TI recommends adding a 0.1 $\mu$ F ceramic capacitor close to the pin.                                                                                                                                                                                                                                                                                                                                                           |  |  |

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                     | MIN         | MAX         | UNIT |
|------------------|-------------------------------------|-------------|-------------|------|
| $V_{CC}$         | Logic supply voltage                |             | 8           | ٧    |
| $V_{I}$          | Logic input-voltage                 | -0.3        | 8           | ٧    |
| $V_{DS}$         | Power DMOS drain-to-source voltage  |             | 42          | ٧    |
|                  | Continuous total dissipation        | See Thermal | Information |      |
|                  | Operating ambient temperature (Top) |             | 125         | °C   |
| $T_J$            | Operating junction temperature      | -40         | 150         | °C   |
| T <sub>stg</sub> | Storage temperature                 | <b>-</b> 55 | 165         | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                          |                                                         |                                              | VALUE | UNIT |
|--------------------------|---------------------------------------------------------|----------------------------------------------|-------|------|
| V Electronical discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                                        | .,    |      |
| V <sub>(ESD)</sub>       | Electrostatic discharge                                 | Charged device model (CDM), per AEC Q100-011 | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

|                 |                                      | MIN | MAX | UNIT |
|-----------------|--------------------------------------|-----|-----|------|
| $V_{CC}$        | Supply voltage                       | 3   | 5.5 | V    |
| $V_{IH}$        | High-level input voltage             | 2.4 |     | V    |
| $V_{IL}$        | Low-level input voltage              |     | 0.7 | V    |
| t <sub>su</sub> | Setup time, SER IN high before SRCK↑ | 15  |     | ns   |
| t <sub>h</sub>  | Hold time, SER IN high after SRCK↑   | 15  |     | ns   |
| t <sub>w</sub>  | Pulse duration                       | 40  |     | ns   |
| T <sub>C</sub>  | Operating case temperature           | -40 | 125 | °C   |



#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                |       |       | 5912-Q1<br>PINS | UNIT |
|----------------------|----------------------------------------------|-------|-------|-----------------|------|
|                      |                                              | PW (T | SSOP) | DW (SOIC)       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 11    | 4.8   | 81.2            | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 44    | 4.1   | 45.4            | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 6     | 1.3   | 49.1            | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 4     | .7    | 17.5            | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 60    | 0.8   | 48.6            | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

 $V_{CC} = 5 \text{ V}, T_{C} = 25^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                       | PARAMETER                                     | Т                                                               | EST CONDITIONS                                 | MIN  | TYP   | MAX  | UNIT |
|-----------------------|-----------------------------------------------|-----------------------------------------------------------------|------------------------------------------------|------|-------|------|------|
|                       | DRAIN0 to DRAIN11,<br>drain-to-source voltage |                                                                 |                                                |      |       | 40   | V    |
| \/                    | High-level output voltage,                    | $I_{OH} = -20 \mu A$                                            | V - 5 V                                        | 4.9  | 4.99  |      | V    |
| $V_{OH}$              | SER OUT                                       | $I_{OH} = -4 \text{ mA}$                                        | $V_{CC} = 5 \text{ V}$                         | 4.5  | 4.69  |      | V    |
| \/                    | Low-level output voltage,                     | $I_{OH} = 20 \mu A$                                             | V <sub>CC</sub> = 5 V                          |      | 0.001 | 0.01 | V    |
| $V_{OL}$              | SER OUT                                       | $I_{OH} = 4 \text{ mA}$                                         | VCC = 3 V                                      |      | 0.25  | 0.4  | V    |
| I <sub>IH</sub>       | High-level input current                      | $V_{CC} = 5 \text{ V}, V_{I} = V_{CC}$                          |                                                |      | 0.2   |      | μΑ   |
| I <sub>IL</sub>       | Low-level input current                       | $V_{CC} = 5 \text{ V}, V_{I} = 0$                               |                                                |      | -0.2  |      | μΑ   |
|                       | Logio gupply gurrent                          | $V_{CC} = 5 V$ ,                                                | All outputs off                                |      | 0.1   | 1    | ^    |
| I <sub>CC</sub>       | Logic supply current                          | No clock signal                                                 | All outputs on                                 |      | 130   | 170  | μΑ   |
| $I_{CC(FRQ)}$         | Logic supply current at frequency             | f <sub>SRCK</sub> = 5 MHz, C <sub>L</sub> =                     | 30 pF, all outputs on                          |      | 300   |      | μΑ   |
|                       | Off-state drain current                       | V <sub>DS</sub> = 30 V, V <sub>CC</sub> = 5 V                   |                                                |      |       | 0.1  | ^    |
| I <sub>DSX</sub>      | On-state drain current                        | $V_{DS} = 30 \text{ V}, T_{C} = 125$                            | 5°C, V <sub>CC</sub> = 5 V                     |      | 0.15  | 0.3  | μΑ   |
|                       |                                               | $I_D = 20 \text{ mA}, V_{CC} = 5$                               | V, T <sub>A</sub> = 25°C, single channel ON    | 6    | 7.4   | 8.6  |      |
|                       |                                               | $I_D = 20 \text{ mA}, V_{CC} = 5$                               | V, T <sub>A</sub> = 25°C, all channels ON      | 6.7  | 8.9   | 9.6  |      |
|                       |                                               | $I_D = 20 \text{ mA}, V_{CC} = 3.$                              | 3 V, T <sub>A</sub> = 25°C, single channel ON  | 7.9  | 9.3   | 11.2 |      |
|                       | Static drain-source on-state                  | $I_D = 20 \text{ mA}, V_{CC} = 3.$                              | 3 V, T <sub>A</sub> = 25°C, all channels ON    | 8.7  | 10.6  | 12.3 | 0    |
| r <sub>DS(on)</sub>   | resistance                                    | $I_D = 20 \text{ mA}, V_{CC} = 5$                               | V, T <sub>A</sub> = 125°C, single channel ON   | 9.1  | 11.2  | 12.9 | Ω    |
|                       |                                               | $I_D = 20 \text{ mA}, V_{CC} = 5$                               | V, T <sub>A</sub> = 125°C, all channels ON     | 10.3 | 13    | 14.5 |      |
|                       |                                               | $I_D = 20 \text{ mA}, V_{CC} = 3.$                              | 3 V, T <sub>A</sub> = 125°C, single channel ON | 11.6 | 13.7  | 16.4 |      |
|                       |                                               | $I_D$ = 20 mA, $V_{CC}$ = 3.3 V, $T_A$ = 125°C, all channels ON |                                                | 12.8 | 15.6  | 18.2 |      |
| T <sub>SHUTDOWN</sub> | Thermal shutdown trip point                   |                                                                 |                                                | 150  | 175   | 200  | °C   |
| T <sub>HYS</sub>      | Hysteresis                                    |                                                                 |                                                |      | 15    |      | °C   |

#### 6.6 Switching Characteristics

 $V_{CC} = 5 \text{ V}, T_{J} = 25^{\circ}\text{C}$ 

| $v_{CC} = 2 v$   | , I <sub>J</sub> = 25 C                                                         |                                            |             |      |
|------------------|---------------------------------------------------------------------------------|--------------------------------------------|-------------|------|
|                  | PARAMETER                                                                       | TEST CONDITIONS                            | MIN TYP MAX | UNIT |
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output from $\overline{\overline{G}}$ |                                            | 210         | ns   |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output from $\overline{\overline{G}}$ | C 20 nF 1 40 mA                            | 75          | ns   |
| t <sub>r</sub>   | Rise time, drain output                                                         | $C_L = 30 \text{ pF}, I_D = 48 \text{ mA}$ | 250         | ns   |
| t <sub>f</sub>   | Fall time, drain output                                                         |                                            | 200         | ns   |
| t <sub>pd</sub>  | Propagation delay time, SRCK↓ to SEROUT                                         | $C_L = 30 \text{ pF}, I_D = 48 \text{ mA}$ | 35          | ns   |
| T <sub>or</sub>  | SEROUT rise time (10% to 90%)                                                   | $C_L = 30 pF$                              | 20          | ns   |
| T <sub>of</sub>  | SEROUT fall time (90% to 10%)                                                   | $C_L = 30 pF$                              | 20          | ns   |



#### **Switching Characteristics (continued)**

 $V_{CC} = 5 \text{ V}, T_{J} = 25^{\circ}\text{C}$ 

|                      | PARAMETER                 | TEST CONDITIONS                            | MIN T | YP MAX | UNIT |
|----------------------|---------------------------|--------------------------------------------|-------|--------|------|
| f <sub>(SRCK)</sub>  | Serial clock frequency    | $C_L = 30 \text{ pF}, I_D = 20 \text{ mA}$ |       | 10     | MHz  |
| T <sub>SRCK_WH</sub> | SRCK pulse duration, high |                                            | 30    |        | ns   |
| T <sub>SRCK_WL</sub> | SRCK pulse duration, low  |                                            | 30    |        | ns   |



Figure 1. SER IN to SER OUT Waveform

Figure 1 shows the SER IN to SER OUT waveform. The output signal appears on the falling edge of the shift register clock (SRCK) because there is a phase inverter at SER OUT (see Figure 2). As a result, it takes seven and a half periods of SRCK for data to transfer from SER IN to SER OUT.



Figure 2. Switching Times and Voltage Waveforms

Figure 2 shows the switching times and voltage waveforms. Tests for all these parameters took place using the test circuit shown in Figure 12.

Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



#### 6.7 Typical Characteristics

Conditions for Figure 5 and Figure 6: Single channel on; conditions for Figure 7, Figure 8, and Figure 9: All channels on.



Copyright © 2012–2016, Texas Instruments Incorporated

Submit Documentation Feedback



#### **Typical Characteristics (continued)**

Conditions for Figure 5 and Figure 6: Single channel on; conditions for Figure 7, Figure 8, and Figure 9: All channels on.





#### 7 Parameter Measurement Information



Copyright © 2016, Texas Instruments Incorporated

A. C<sub>L</sub> includes probe and jig capacitance.

Figure 11. Resistive-Load Test Circuit



Figure 12. Voltage Waveforms

Figure 11 and Figure 12 show the resistive-load test circuit and voltage waveforms. One can see from Figure 12 that with  $\overline{G}$  held low and  $\overline{CLR}$  held high, the status of each drain changes on the rising edge of the register clock, indicating the transfer of data to the output buffers at that time.

Copyright © 2012–2016, Texas Instruments Incorporated

Submit Documentation Feedback



#### 8 Detailed Description

#### 8.1 Overview

The TLC6C5912-Q1 device is a monolithic, medium-voltage, low current 12-bit shift register designed to drive relatively moderate load power such LEDs. The device contains a 12-bit serial-in, parallel-out shift register that feeds a 12-bit D-type storage register. Thermal shutdown protection is also built-into the device.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Thermal Shutdown

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 175°C (typical). The thermal shutdown forces the device to have an open state when the junction temperature exceeds the thermal trip threshold. Once the junction temperature decreases to less than 160°C (typical), the device begins to operate again.



#### **Feature Description (continued)**

#### 8.3.2 Serial-In Interface

The TLC6C598 device contains an 8-bit serial-in, parallel out shift register that feeds an 8-bit D-type storage register. Data transfer through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. The storage transfers data to the output buffer when shift register clear (CLR) is high.

#### 8.3.3 Clear Register

A logic low on  $\overline{\text{CLR}}$  clears all registers in the device. TI suggests clearing the device during power up or initialization.

#### 8.3.4 Cascade Through SER OUT

By connecting the SER OUT pin to the SER IN input of the next device on the serial bus to cascade, the data transfers to the next device on the falling edge of SRCK. This can improve the cascade application reliability, as it can avoid that the second device receives SRCK and data input at the same rising edge of SRCK.

#### 8.3.5 Output Control

Holding the output enable (G) high holds all data in the output buffers low, and all drain outputs are off. Holding G low makes data from the storage register transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs are capable of sink-current. This pin also be used for global PWM dimming.

#### 8.4 Device Functional Modes

#### 8.4.1 Operation With $V_{CC}$ < 3 V

This device works normally during 3 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, when operation voltage is lower than 3 V. The behavior of device cannot be ensured, including communication interface and current capability.

#### 8.4.2 Operation With 5.5 $V \le V_{CC} \le 8 V$

The device works normally during this voltage range, but reliability issues may occurs while the device works for a long time in this voltage range.



#### 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TLC6C5912-Q1 device is a serial-in, parallel-out, power logic 8-bit shift register with low-side open-drain DMOS output rating of 40 V and 50-mA continuous sink-current capabilities when  $V_{CC}$ = 5 V. The device is designed to drive resistive loads and is particularly well-suited as an interface between a microcontroller and LEDs or lamps. The device also provides up to 2000 V of ESD protection when tested using the human body model and 200 V when using the machine model.

#### 9.2 Typical Application

Figure 13 shows a typical cascade application circuit with two TLC6C5912-Q1 chips configured to cascade topology. The MCU generates all the input signals.



#### **Typical Application (continued)**



Figure 13. Typical Application Circuit

#### 9.2.1 Design Requirements

Table 1 lists the parameters for this design example.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                                                                                      | EXAMPLE VALUE |  |  |  |
|-------------------------------------------------------------------------------------------------------|---------------|--|--|--|
| Vbattery                                                                                              | 9 to 40 V     |  |  |  |
| V <sub>CC</sub> _1                                                                                    | 3.3 V         |  |  |  |
| I(D0), I(D1), I(D2), I(D3), I(D4),<br>I(D5), I(D6), I(D7), I(D8), I(D9),<br>I(D10), I(D11)            | 30 mA         |  |  |  |
| V <sub>CC</sub> _2                                                                                    | 5 V           |  |  |  |
| I(D12), I(D13), I(D14), I(D15),<br>I(D16), I(D17), I(D18), I(D19),<br>I(D20), I(D21), I(D122), I(D23) | 50 mA         |  |  |  |



#### 9.2.2 Detailed Design Procedure

To begin the design process, the designer must decide on a few parameters:

- Vsupply: LED supply voltage
- VDx: LED forward voltage
- I: LED current

After determining the parameters, calculate the resistor in series with LED using Equation 1.

$$Rx = (Vsupply - VDx) / I$$
 (1)

#### 9.2.3 Application Curve



Figure 14. TLC6C5912-Q1 Application Waveform

Product Folder Links: TLC6C5912-Q1

Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



#### 10 Power Supply Recommendations

The TLC6C5912-Q1 device is designed to operate from an input voltage supply range from 3 V to 5.5 V. This input supply should be well regulated. TI recommends placing the ceramic bypass capacitors near the V<sub>CC</sub> pin.

#### 11 Layout

#### 11.1 Layout Guidelines

There are no special layout requirement for the digital signal pins. The only requirement is placing the ceramic bypass capacitors near the corresponding pin.

Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heat-flow path from the package to the ambient is through the cooper on the PCB. Maximizing the copper coverage is extremely important when the design does not include heat sinks attached to the PCB on the other side of the package.

- Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board.
- All thermal vias should be either plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%.

#### 11.2 Layout Example



Figure 15. Layout Recommendation



#### 12 Device and Documentation Support

#### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp O     |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|
| TLC6C5912GQPWRQ1 | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR |
| TLC6C5912QDWRQ1  | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR |
| TLC6C5912QPWRQ1  | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including to do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in spreference these types of products as "Pb-Free".

RoHS Exempt: Ti defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: Ti defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000pp flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a lie of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/E lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis of TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer of

#### OTHER QUALIFIED VERSIONS OF TLC6C5912-Q1:

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Feb-2019

#### **TAPE AND REEL INFORMATION**



# TAPE DIMENSIONS KO P1 BO W Cavity AO Cavity

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC6C5912GQPWRQ1 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TLC6C5912QDWRQ1  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| TLC6C5912QPWRQ1  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Feb-2019



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC6C5912GQPWRQ1 | TSSOP        | PW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| TLC6C5912QDWRQ1  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| TLC6C5912QPWRQ1  | TSSOP        | PW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |

PW (R-PDSO-G20)

#### PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.

  Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

#### PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.

  Publication IPC-7351 is recommended for alternate design.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M
- per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated