

# CY8C29466/CY8C29566 CY8C29666/CY8C29866

PSoC<sup>®</sup> Programmable System-on-Chip™

## Features

- Powerful Harvard-architecture processor
  - M8C processor speeds to 24 MHz
  - □ Two 8 × 8 multiply, 32-bit accumulate
  - Low power at high speed
  - □ Operating voltage: 3.0 V to 5.25 V
  - Operating voltages down to 1.0 V using on-chip switch mode pump (SMP)
  - □ Industrial temperature range: -40 °C to +85 °C
- Advanced peripherals (PSoC<sup>®</sup> blocks)
  - □ 12 rail-to-rail analog PSoC blocks provide:
    - Up to 14-bit analog-to-digital converters (ADCs)
    - Up to 9-bit digital-to-analog converters (DACs)
    - Programmable gain amplifiers (PGAs)
    - · Programmable filters and comparators
  - □ 16 digital PSoC blocks provide:
    - 8- to 32-bit timers and counters, 8- and 16-bit pulse-width modulators (PWMs)
    - Cyclical redundancy check (CRC) and pseudo random sequence (PRS) modules
    - Up to four full-duplex universal asynchronous receiver transmitters (UARTs)
    - Multiple serial peripheral interface (SPI) masters or slaves
  - Can connect to all general-purpose I/O (GPIO) pins
  - Create complex peripherals by combining blocks

## Precision, programmable clocking

- □ Internal ±5% <sup>[1]</sup> 24- / 48-MHz main oscillator
- 24- / 48-MHz with optional 32.768 kHz crystal
- Optional external oscillator, up to 24 MHz
- Internal oscillator for watchdog and sleep
- Flexible on-chip memory
  - □ 32 KB flash program storage 50,000 erase/write cycles
  - I 2 KB static random access memory (SRAM) data storage
  - In-system serial programming (ISSP)
  - Partial flash updates
  - Flexible protection modes
  - Electrically erasable programmable read-only memory (EEPROM) emulation in flash
- Programmable pin configurations
  - 25-mA sink, 10-mA source on all GPIOs
  - Pull-up, pull-down, high Z, strong, or open-drain drive modes on all GPIOs
  - Eight standard analog inputs on GPIOs, plus four additional analog inputs with restricted routing

- □ Four 40 mA analog outputs on GPIOs
- Configurable interrupt on all GPIOs
- Additional system resources
  - I<sup>2</sup>C slave, master, and multi-master to 400 kHz
  - Watchdog and sleep timers
  - □ User-configurable low-voltage detection (LVD)
- Integrated supervisory circuit
- On-chip precision voltage reference
- Complete development tools
  - □ Free development software (PSoC Designer<sup>™</sup>)
- Full-featured in-circuit emulator (ICE) and programmer
- Full-speed emulation
- Complex breakpoint structure
- □ 128 KB trace memory
- Complex events
- C compilers, assembler, and linker

## Logic Block Diagram



Errata: For information on silicon errata, see "Errata" on page 63. Details include trigger conditions, devices affected, and proposed workaround. Note

1. Errata: When the device is operated within 0 °C to 70 °C, the frequency tolerance is reduced to ±2.5%, but if operated at extreme temperature (below 0 °C or above 70 °C), frequency tolerance deviates from ±2.5% to ±5%. For more information, see Errata on page 63.

Cypress Semiconductor Corporation • Document Number: 38-12013 Rev. AC

198 Champion Court



## **More Information**

Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the knowledge base article "How to Design with PSoC<sup>®</sup> 1, PowerPSoC<sup>®</sup>, and PLC – KBA88292". Following is an abbreviated list for PSoC 1:

- Overview: PSoC Portfolio, PSoC Roadmap
- Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 5LP
- In addition, PSoC Designer includes a device selection tool.
- Application notes: Cypress offers a large number of PSoC application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PSoC 1 are:
  - □ Getting Started with PSoC<sup>®</sup> 1 AN75320
  - □ PSoC<sup>®</sup> 1 Getting Started with GPIO AN2094
  - □ PSoC<sup>®</sup> 1 Analog Structure and Configuration AN74170
  - □ PSoC<sup>®</sup> 1 Switched Capacitor Analog Blocks AN2041
  - Selecting Analog Ground and Reference AN2219

**Note:** For CY8C29X66 devices related Application note please click here.

- Development Kits:
  - CY3210-PSoCEval1 supports all PSoC 1 Mixed-Signal Array families, including automotive, except CY8C25/26xxx devices. The kit includes an LCD module, potentiometer, LEDs, and breadboarding space.
  - CY3214-PSoCEvalUSB features a development board for the CY8C24x94 PSoC device. Special features of the board include USB and CapSense development and debugging support.

**Note:** For CY8C29X66 devices related Development Kits please click here.

The MiniProg1 and MiniProg3 devices provide interfaces for flash programming and debug.

## **PSoC Designer**

PSoC Designer is a free Windows-based Integrated Design Environment (IDE). Develop your applications using a library of pre-characterized analog and digital peripherals in a drag-and-drop design environment. Then, customize your design leveraging the dynamically generated API libraries of code. Figure 1 shows PSoC Designer windows. **Note:** This is not the default view.

- 1. Global Resources all device hardware settings.
- 2. **Parameters** the parameters of the currently selected User Modules.
- 3. Pinout information related to device pins.
- 4. **Chip-Level Editor** a diagram of the resources available on the selected chip.
- 5. Datasheet the datasheet for the currently selected UM
- 6. User Modules all available User Modules for the selected device.
- 7. **Device Resource Meter** device resource usage for the current project configuration.
- 8. Workspace a tree level diagram of files associated with the project.
- 9. Output output from project build and debug operations.

**Note:** For detailed information on PSoC Designer, go to PSoC<sup>®</sup> Designer > Help > Documentation > Designer Specific Documents > IDE User Guide.

## Figure 1. PSoC Designer Layout





## Contents

| PSoC Functional Overview            | 4  |
|-------------------------------------|----|
| PSoC Core                           | 4  |
| Digital System                      | 4  |
| Analog System                       | 5  |
| Additional System Resources         | 6  |
| PSoC Device Characteristics         | 6  |
| Development Tools                   | 7  |
| PSoC Designer Software Subsystems   | 7  |
| Designing with PSoC Designer        |    |
| Select User Modules                 | 8  |
| Configure User Modules              | 8  |
| Organize and Connect                | 9  |
| Generate, Verify, and Debug         | 9  |
| Pinouts                             |    |
| 28-Pin Part Pinout                  |    |
| 44-Pin Part Pinout                  |    |
| 48-Pin Part Pinout                  | 12 |
| 100-Pin Part Pinout                 |    |
| 100-Pin Part Pinout (On-Chip Debug) |    |
| Register Reference                  | 18 |
| Register Conventions                |    |
| Register Mapping Tables             |    |
| Electrical Specifications           |    |
| Absolute Maximum Ratings            |    |
| Operating Temperature               |    |
| DC Electrical Characteristics       |    |
| AC Electrical Characteristics       |    |
| Packaging Information               |    |
| Packaging Dimensions                | 47 |
|                                     |    |

| Thermal Impedances                      | 51 |
|-----------------------------------------|----|
| Capacitance on Crystal Pins             | 51 |
| Solder Reflow Specifications            | 51 |
| Development Tool Selection              |    |
| Software                                |    |
| Development Kits                        |    |
| Evaluation Tools                        |    |
| Device Programmers                      |    |
| Accessories (Emulation and Programming) |    |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Acronyms                                |    |
| Reference Documents                     |    |
| Document Conventions                    |    |
| Units of Measure                        |    |
| Numeric Conventions                     |    |
| Glossary                                |    |
| Errata                                  |    |
| Part Numbers Affected                   | 61 |
| Qualification Status                    |    |
| Errata Summary                          | 61 |
| Document History Page                   | 63 |
| Sales, Solutions, and Legal Information | 67 |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         | 67 |
| Cypress Developer Community             |    |
| Technical Support                       |    |



## **PSoC Functional Overview**

The PSoC family consists of many Programmable System-on-Chip controller devices. These devices are designed to replace multiple traditional microcontroller unit (MCU)-based system components with one, low-cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, as well as programmable interconnects. This architecture allows you to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast central processing unit (CPU), flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages.

The PSoC architecture, as illustrated in the Logic Block Diagram on page 1, consists of four main areas: PSoC core, digital system, analog system, and system resources. Configurable global busing allows all of the device resources to be combined into a complete custom system. The PSoC CY8C29x66 family can have up to five I/O ports that connect to the global digital and analog interconnects, providing access to 8 digital blocks and 12 analog blocks.

## **PSoC Core**

The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIOs.

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a 4 million instructions per second (MIPS) 8-bit Harvard-architecture microprocessor. The CPU uses an interrupt controller with 17 vectors, to simplify programming of real-time embedded events. Program execution is timed and protected using the included sleep and watchdog timers (WDT).

Memory uses 32 KB of flash for program storage, 2 KB of SRAM for data storage, and up to 2 KB of EEPROM emulated using the flash. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software information protection (IP).

The PSoC device incorporates flexible internal clock generators, including a 24 MHz internal main oscillator (IMO) accurate to 5% <sup>[2]</sup> over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low-power 32 kHz internal low speed oscillator (ILO) is provided for the sleep timer and WDT. If crystal accuracy is desired, the 32.768 kHz external crystal oscillator (ECO) is available for use as a real-time clock (RTC) and can optionally generate a crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

PSoC GPIOs provide connection to the CPU, and digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read.

## **Digital System**

The digital system is composed of 16 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user modules.





#### Note

<sup>2.</sup> Errata: When the device is operated within 0 °C to 70 °C, the frequency tolerance is reduced to ±2.5%, but if operated at extreme temperature (below 0 °C or above 70 °C), frequency tolerance deviates from ±2.5% to ±5%. For more information, see Errata on page 63.



Digital peripheral configurations include:

- PWMs (8- and 16-bit)
- PWMs with dead band (8- and 16-bit)
- Counters (8- to 32-bit)
- Timers (8- to 32-bit)
- UART 8-bit with selectable parity (up to 2)
- SPI slave and master (up to 2)
- I<sup>2</sup>C slave and multi-master (one available as a system resource)
- CRC generator (8- to 32-bit)
- IrDA (up to 2)
- PRS generators (8- to 32-bit)

The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled "PSoC Device Characteristics" on page 6.

## Analog System

The analog system is composed of 12 configurable blocks, each containing an opamp circuit that allows the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are:

- ADCs (up to 4, with 6- to 14-bit resolution; selectable as incremental, delta sigma, and SAR)
- Filters (2-, 4-, 6-, and 8-pole band pass, low pass, and notch)
- Amplifiers (up to 4, with selectable gain to 48x)
- Instrumentation amplifiers (up to 2, with selectable gain to 93x)
- Comparators (up to 4, with 16 selectable thresholds)
- DACs (up to 4, with 6-bit to 9-bit resolution)
- Multiplying DACs (up to 4, with 6-bit to 9-bit resolution)
- High current output drivers (four with 30-mA drive as a core resource)
- 1.3-V reference (as a system resource)

- DTMF Dialer
- Modulators
- Correlators
- Peak detectors
- Many other topologies possible

Analog blocks are provided in columns of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 3.

## Figure 3. Analog System Block Diagram





## Additional System Resources

System resources, some of which were previously listed, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, switch mode pump, low-voltage detection, and power-on-reset (POR).

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers.
- Multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate, to assist in general math and digital filters.
- The decimator provides a custom hardware filter for digital signal processing applications including the creation of delta sigma ADCs.
- The I<sup>2</sup>C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported.
- LVD interrupts can signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor.
- An internal 1.3 V reference provides an absolute reference for the analog system, including ADCs and DACs.
- An integrated switch-mode pump (SMP) generates normal operating voltages from a single 1.2 V battery cell, providing a low cost boost converter.

## **PSoC Device Characteristics**

Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 4 analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC device covered by this datasheet is highlighted.

| PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks               | SRAM<br>Size | Flash<br>Size |
|---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|--------------|---------------|
| CY8C29x66           | up to 64       | 4               | 16                | up to 12         | 4                 | 4                 | 12                             | 2 K          | 32 K          |
| CY8C28xxx           | up to 44       | up to 3         | up to 12          | up to 44         | up to 4           | up to 6           | up to<br>12 + 4 <sup>[3]</sup> | 1 K          | 16 K          |
| CY8C27x43           | up to 44       | 2               | 8                 | up to 12         | 4                 | 4                 | 12                             | 256          | 16 K          |
| CY8C24x94           | up to 56       | 1               | 4                 | up to 48         | 2                 | 2                 | 6                              | 1 K          | 16 K          |
| CY8C24x23A          | up to 24       | 1               | 4                 | up to 12         | 2                 | 2                 | 6                              | 256          | 4 K           |
| CY8C23x33           | up to 26       | 1               | 4                 | up to 12         | 2                 | 2                 | 4                              | 256          | 8 K           |
| CY8C22x45           | up to 38       | 2               | 8                 | up to 38         | 0                 | 4                 | 6 <sup>[3]</sup>               | 1 K          | 16 K          |
| CY8C21x45           | up to 24       | 1               | 4                 | up to 24         | 0                 | 4                 | 6 <sup>[3]</sup>               | 512          | 8 K           |
| CY8C21x34           | up to 28       | 1               | 4                 | up to 28         | 0                 | 2                 | 4 <sup>[3]</sup>               | 512          | 8 K           |
| CY8C21x23           | up to 16       | 1               | 4                 | up to 8          | 0                 | 2                 | 4 <sup>[3]</sup>               | 256          | 4 K           |
| CY8C20x34           | up to 28       | 0               | 0                 | up to 28         | 0                 | 0                 | 3 <sup>[3,4]</sup>             | 512          | 8 K           |
| CY8C20xx6           | up to 36       | 0               | 0                 | up to 36         | 0                 | 0                 | 3 <sup>[3,4]</sup>             | up to 2 K    | up to 32 K    |

#### Table 1. PSoC Device Characteristics

#### Notes

3. Limited analog functionality.

4. Two analog blocks and one CapSense®.



## **Development Tools**

PSoC Designer<sup>™</sup> is the revolutionary Integrated Design Environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
- Hardware and software I<sup>2</sup>C slaves and masters
- □ Full-speed USB 2.0
- Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

## **PSoC Designer Software Subsystems**

### Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this allows you to use more than 100 percent of PSoC's resources for an application.

#### Code Generation Tools

The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two.

**Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers**. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows you to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer.

#### In-Circuit Emulator

A low-cost, high-functionality In-Circuit Emulator (ICE) is available for development support. This hardware can program single devices.

The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24 MHz) operation.



## **Designing with PSoC Designer**

The development process for the PSoC<sup>®</sup> device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is summarized in four steps:

- 1. Select User Modules.
- 2. Configure user modules.
- 3. Organize and connect.
- 4. Generate, verify, and debug.

## Select User Modules

PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules

make selecting and implementing peripheral devices, both analog and digital, simple.

## **Configure User Modules**

Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a pulse width modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design.



## Organize and Connect

You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources.

### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed. A complete code development environment allows you to develop and customize your applications in either C, assembly language, or both.

The last step in the development process takes place inside PSoC Designer's debugger (access by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the debug interface provides a large trace buffer and allows you to define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.



## **Pinouts**

The CY8C29x66 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O. However,  $V_{SS}$ ,  $V_{DD}$ , SMP, and XRES are not capable of Digital I/O.

## 28-Pin Part Pinout

| Table 2. | 28-Pin Part | Pinout | (PDIP, | SSOP, | SOIC) |
|----------|-------------|--------|--------|-------|-------|
|----------|-------------|--------|--------|-------|-------|

| Pin | Ту      | ре     | Pin             | <b>D</b> escription                                                                |
|-----|---------|--------|-----------------|------------------------------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                        |
| 1   | I/O     | I      | P0[7]           | Analog column mux input                                                            |
| 2   | I/O     | I/O    | P0[5]           | Analog column mux input and column output                                          |
| 3   | I/O     | I/O    | P0[3]           | Analog column mux input and column output                                          |
| 4   | I/O     | I      | P0[1]           | Analog column mux input                                                            |
| 5   | I/O     |        | P2[7]           |                                                                                    |
| 6   | I/O     |        | P2[5]           |                                                                                    |
| 7   | I/O     | I      | P2[3]           | Direct switched capacitor block input                                              |
| 8   | I/O     | I      | P2[1]           | Direct switched capacitor block input                                              |
| 9   | Po      | wer    | SMP             | Switch mode pump (SMP) connection to<br>external components required               |
| 10  | I/O     |        | P1[7]           | I <sup>2</sup> C serial clock (SCL)                                                |
| 11  | I/O     |        | P1[5]           | I <sup>2</sup> C serial data (SDA)                                                 |
| 12  | I/O     |        | P1[3]           |                                                                                    |
| 13  | I/O     |        | P1[1]           | Crystal (XTALin), I <sup>2</sup> C Serial Clock (SCL),<br>ISSP-SCLK <sup>[5]</sup> |
| 14  | Po      | wer    | V <sub>SS</sub> | Ground connection                                                                  |
| 15  | I/O     |        | P1[0]           | Crystal (XTALout), I <sup>2</sup> C Serial Data (SDA), ISSP-SDATA <sup>[5]</sup>   |
| 16  | I/O     |        | P1[2]           |                                                                                    |
| 17  | I/O     |        | P1[4]           | Optional external clock input (EXTCLK)                                             |
| 18  | I/O     |        | P1[6]           |                                                                                    |
| 19  | Inp     | out    | XRES            | Active high external reset with internal<br>pull-down                              |
| 20  | I/O     | I      | P2[0]           | Direct switched capacitor block input                                              |
| 21  | I/O     | I      | P2[2]           | Direct switched capacitor block input                                              |
| 22  | I/O     |        | P2[4]           | External analog ground (AGND)                                                      |
| 23  | I/O     |        | P2[6]           | External voltage reference (VREF)                                                  |
| 24  | I/O     | I      | P0[0]           | Analog column mux input                                                            |
| 25  | I/O     | I/O    | P0[2]           | Analog column mux input and column output                                          |
| 26  | I/O     | I/O    | P0[4]           | Analog column mux input and column output                                          |
| 27  | I/O     | I      | P0[6]           | Analog column mux input                                                            |
| 28  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                                     |

Figure 4. CY8C29466 28-Pin PSoC Device



LEGEND: A = Analog, I = Input, and O = Output.

5. These are the ISSP pins, which are not High Z at Power On Reset (POR). See the PSoC Programmable System-on-Chip Technical Reference Manual for details.



## 44-Pin Part Pinout

## Table 3. 44-Pin Part Pinout (TQFP)

| Pin    | Tv      | ре      | Dim             |                                                                    |
|--------|---------|---------|-----------------|--------------------------------------------------------------------|
| No.    | Digital | Analog  | Pin<br>Name     | Description                                                        |
| 1      | I/O     | 7 maiog | P2[5]           |                                                                    |
| 2      | I/O     | 1       | P2[3]           | Direct switched capacitor block input                              |
| 3      | 1/O     |         | P2[1]           | Direct switched capacitor block input                              |
| 4      | 1/0     | 1       | P4[7]           | Direct Switched Capacitor Diock input                              |
| 4<br>5 | 1/O     |         | P4[5]           |                                                                    |
|        | 1/0     |         |                 |                                                                    |
| 6      | 1/0     |         | P4[3]           |                                                                    |
| 7      |         |         | P4[1]           | Quitebarada auror (QND) as an action to                            |
| 8      |         | wer     | SMP             | Switch mode pump (SMP) connection to external components required  |
| 9      | I/O     |         | P3[7]           |                                                                    |
| 10     | I/O     |         | P3[5]           |                                                                    |
| 11     | I/O     |         | P3[3]           |                                                                    |
| 12     | I/O     |         | P3[1]           |                                                                    |
| 13     | I/O     |         | P1[7]           | I <sup>2</sup> C SCL                                               |
| 14     | I/O     |         | P1[5]           | I <sup>2</sup> C SDA                                               |
| 15     | I/O     |         | P1[3]           |                                                                    |
| 16     | I/O     |         | P1[1]           | Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[6]</sup>   |
| 17     | Po      | wer     | V <sub>SS</sub> | Ground connection                                                  |
| 18     | I/O     |         | P1[0]           | Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[6]</sup> |
| 19     | I/O     |         | P1[2]           |                                                                    |
| 20     | I/O     |         | P1[4]           | Optional EXTCLK                                                    |
| 21     | I/O     |         | P1[6]           |                                                                    |
| 22     | I/O     |         | P3[0]           |                                                                    |
| 23     | I/O     |         | P3[2]           |                                                                    |
| 24     | I/O     |         | P3[4]           |                                                                    |
| 25     | I/O     |         | P3[6]           |                                                                    |
| 26     | In      | out     | XRES            | Active high external reset with internal<br>pull-down              |
| 27     | I/O     |         | P4[0]           |                                                                    |
| 28     | I/O     |         | P4[2]           |                                                                    |
| 29     | I/O     |         | P4[4]           |                                                                    |
| 30     | I/O     |         | P4[6]           |                                                                    |
| 31     | I/O     | 1       | P2[0]           | Direct switched capacitor block input                              |
| 32     | I/O     | 1       | P2[2]           | Direct switched capacitor block input                              |
| 33     | I/O     | -       | P2[4]           | External analog ground (AGND)                                      |
| 34     | I/O     |         | P2[6]           | External voltage reference (VREF)                                  |
| 35     | 1/O     | 1       | P0[0]           | Analog column mux input                                            |
| 36     | I/O     | I/O     | P0[2]           | Analog column mux input and column output                          |
| 37     | 1/O     | 1/0     | P0[4]           | Analog column mux input and column output                          |
| 38     | 1/O     | 1/0     | P0[6]           | Analog column mux input                                            |
| 39     |         | wer     | V <sub>DD</sub> | Supply voltage                                                     |
| 40     | I/O     | 1       | v DD<br>P0[7]   | Analog column mux input                                            |
| 40     | 1/O     | I/O     | P0[7]           | Analog column mux input and column output                          |
| 41     | 1/O     | 1/O     |                 | Analog column mux input and column output                          |
|        |         |         | P0[3]           | · · ·                                                              |
| 43     | 1/O     | I       | P0[1]           | Analog column mux input                                            |
| 44     | I/O     |         | P2[7]           |                                                                    |

**LEGEND**: A = Analog, I = Input, and O = Output.

## Figure 5. CY8C29566 44-Pin PSoC Device



Note

6. These are the ISSP pins, which are not High Z at POR. See the PSoC Programmable System-on-Chip Technical Reference Manual for details.



## 48-Pin Part Pinout

## Table 4. 48-Pin Part Pinout (SSOP)

| No.DigitalAnalogNameDescription1I/OIP0[7]Analog column mux input2I/OI/OP0[5]Analog column mux input and column output3I/OI/OP0[3]Analog column mux input and column output4I/OIP0[1]Analog column mux input and column output5I/OP2[7]66I/OP2[5]Image: Second                                                                                                                                                                                                                                                       |     |                                           | Pin   | Type Pi |     |            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------|-------|---------|-----|------------|
| 2         I/O         I/O         P0[5]         Analog column mux input and column output           3         I/O         I/O         P0[3]         Analog column mux input and column output           4         I/O         I         P0[1]         Analog column mux input and column output           5         I/O         P2[7]         Fraction in the input         Fraction input           6         I/O         P2[5]         Fraction input         Fraction input           7         I/O         I         P2[3]         Direct switched capacitor block input           8         I/O         I         P2[1]         Direct switched capacitor block input           9         I/O         P4[7]         Interview input         Fraction input           10         I/O         P4[5]         Interview input         Fraction input           12         I/O         P4[1]         Interview input         Fraction input           13         Power         SMP         Switch mode pump (SMP) connection to external components required           14         I/O         P3[7]         Fraction input         Fraction input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | Description                               |       | -       | -   | Pin<br>No. |
| 3         I/O         I/O         P0[3]         Analog column mux input and column output           4         I/O         I         P0[1]         Analog column mux input           5         I/O         P2[7]         Image: Column mux input           6         I/O         P2[5]         Image: Column mux input           7         I/O         I         P2[3]         Direct switched capacitor block input           8         I/O         I         P2[1]         Direct switched capacitor block input           9         I/O         P4[7]         Image: Column mux input         Image: Column mux input           10         I/O         P4[5]         Image: Column mux input         Image: Column mux input           11         I/O         P4[5]         Image: Column mux input         Image: Column mux input           13         Power         SMP         Switch mode pump (SMP) connection to external components required           14         I/O         P3[7]         Image: Column mux input         Image: Column mux input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | Analog column mux input                   | P0[7] | I       | I/O | 1          |
| 4         I/O         I         P0[1]         Analog column mux input           5         I/O         P2[7]         6           6         I/O         P2[5]         7           7         I/O         I         P2[3]         Direct switched capacitor block input           8         I/O         I         P2[1]         Direct switched capacitor block input           9         I/O         P4[7]         10         I/O         P4[5]           11         I/O         P4[3]         12         I/O         P4[1]           13         Power         SMP         Switch mode pump (SMP) connection to external components required           14         I/O         P3[7]         14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | Analog column mux input and column output | P0[5] | I/O     | I/O | 2          |
| 5         I/O         P2[7]           6         I/O         P2[5]           7         I/O         I         P2[3]           8         I/O         I         P2[1]           9         I/O         P4[7]           10         I/O         P4[5]           11         I/O         P4[3]           12         I/O         P4[1]           13         Power         SMP           Switch mode pump (SMP) connection to external components required           14         I/O         P3[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | Analog column mux input and column output | P0[3] | I/O     | I/O | 3          |
| 6         I/O         P2[5]           7         I/O         I         P2[3]         Direct switched capacitor block input           8         I/O         I         P2[1]         Direct switched capacitor block input           9         I/O         P4[7]         Image: P4[5]         Image: P4[5]           10         I/O         P4[5]         Image: P4[3]         Image: P4[3]           12         I/O         P4[1]         Image: P4[1]         Image: P4[1]           13         Power         SMP         Switch mode pump (SMP) connection to external components required           14         I/O         P3[7]         Image: P4[1]         Image: P4[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | Analog column mux input                   | P0[1] | I       | I/O | 4          |
| 7       I/O       I       P2[3]       Direct switched capacitor block input         8       I/O       I       P2[1]       Direct switched capacitor block input         9       I/O       P4[7]       Image: Second                                                                        |     |                                           | P2[7] |         | I/O | 5          |
| 8         I/O         I         P2[1]         Direct switched capacitor block input           9         I/O         P4[7]         Image: Comparison of the system of the s |     |                                           |       |         | I/O | 6          |
| 9         I/O         P4[7]           10         I/O         P4[5]           11         I/O         P4[3]           12         I/O         P4[1]           13         Power         SMP         Switch mode pump (SMP) connection to external components required           14         I/O         P3[7]         I/O         I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |                                           |       |         |     | 7          |
| 10         I/O         P4[5]           11         I/O         P4[3]           12         I/O         P4[1]           13         Power         SMP         Switch mode pump (SMP) connection to external components required           14         I/O         P3[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | Direct switched capacitor block input     |       | I       |     | 8          |
| 11     I/O     P4[3]       12     I/O     P4[1]       13     Power     SMP       SWitch mode pump (SMP) connection to external components required       14     I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |                                           |       |         |     | -          |
| 12     I/O     P4[1]       13     Power     SMP     Switch mode pump (SMP) connection to external components required       14     I/O     P3[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |                                           |       |         |     |            |
| 13     Power     SMP     Switch mode pump (SMP) connection to external components required       14     I/O     P3[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |                                           |       |         |     | -          |
| external components required           14         I/O         P3[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |                                           |       |         |     | -          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |                                           | -     | wer     |     | -          |
| 15 I/O P3[5]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |                                           |       |         |     | -          |
| 16 I/O P3[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     | -          |
| 17 I/O P3[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     |            |
| 18 I/O P5[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     | -          |
| 19 I/O P5[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | 20.00                                     |       |         |     | -          |
| 20 I/O P1[7] I <sup>2</sup> C SCL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |                                           |       |         |     | -          |
| 21 I/O P1[5] I <sup>2</sup> C SDA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 100 | I <sup>2</sup> C SDA                      |       |         |     | -          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I2C |                                           |       |         |     |            |
| 23 I/O P1[1] Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[7]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |                                           |       | L       |     | -          |
| 24         Power         V <sub>SS</sub> Ground connection           25         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[7]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       | wer     |     | -          |
| 25         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[7]</sup> 26         I/O         P1[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     | Civital (XTALOUI), I-C SDA, ISSP-SDATA    |       |         |     |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |                                           |       |         |     |            |
| 27         I/O         P1[4]         Optional EXTCLK           28         I/O         P1[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |                                           |       |         |     |            |
| 29 I/O P5[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     | -          |
| 30 I/O P5[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     | -          |
| 31 I/O P3[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     |            |
| 32 I/O P3[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     | -          |
| 33 I/O P3[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     | -          |
| 34 I/O P3[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           |       |         |     |            |
| 35 Input XRES Active high external reset with internal pull-down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |                                           |       | put     | In  |            |
| 36 I/O P4[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           | P4[0] |         | I/O | 36         |
| 37 I/O P4[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           | P4[2] |         | I/O | 37         |
| 38 I/O P4[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           | P4[4] |         | I/O | 38         |
| 39 I/O P4[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                           | P4[6] |         | I/O | 39         |
| 40 I/O I P2[0] Direct switched capacitor block input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     | Direct switched capacitor block input     | P2[0] | I       | I/O | 40         |
| 41 I/O I P2[2] Direct switched capacitor block input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     | Direct switched capacitor block input     | P2[2] | I       | I/O | 41         |
| 42 I/O P2[4] External Analog Ground (AGND)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     | External Analog Ground (AGND)             | P2[4] |         | I/O | 42         |
| 43 I/O P2[6] External Voltage Reference (VREF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |                                           | P2[6] |         | I/O | 43         |
| 44 I/O I P0[0] Analog column mux input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | Analog column mux input                   | P0[0] | I       | I/O | 44         |
| 45 I/O I/O P0[2] Analog column mux input and column output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     | Analog column mux input and column output | P0[2] | I/O     | I/O | 45         |
| 46 I/O I/O P0[4] Analog column mux input and column output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     | Analog column mux input and column output | P0[4] | I/O     | I/O | 46         |
| 47 I/O I P0[6] Analog column mux input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | Analog column mux input                   | P0[6] | I       | I/O | 47         |
| 48 Power V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |                                           | 11    |         | Po  | 10         |

## Figure 6. CY8C29666 48-Pin PSoC Device

|                          | • , | $\sim$ — |                             |                                         |
|--------------------------|-----|----------|-----------------------------|-----------------------------------------|
| A, I, P0[7] <b>■</b>     | 1   |          | 48 <b>–</b> V <sub>DD</sub> |                                         |
| A, IO, P0[5] <b></b>     | 2   |          | 47 P0[6]                    |                                         |
| A, IO, P0[3] <b>⊟</b>    | 3   |          | 46 P0[4]                    | , A, IO                                 |
| A, I, P0[1] <b>⊏</b>     | 4   |          | 45 P0[2]                    | , A, IO                                 |
| P2[7] 🖬                  | 5   |          | 44 P0[0]                    | ], A, I                                 |
| P2[5] 🖛                  | 6   |          | 43 P2[6]                    | , External VREF                         |
| A, I, P2[3] <b>=</b>     | 7   |          | 42 P P2[4]                  | , External AGND                         |
| A, I, P2[1] <b>=</b>     | 8   |          | 41 P2[2]                    | , A, I                                  |
| P4[7] 🗖                  | 9   |          | 40 P2[0]                    | , A, I                                  |
| P4[5] 🗖                  | 10  |          | 39 P4[6                     |                                         |
| P4[3] 🗖                  | 11  |          | 38 P4[4]                    |                                         |
| P4[1] 🗖                  | 12  | SSOP     | 37 P P4[2]                  |                                         |
| SMP                      | 13  | 330F     | 36 <b>P</b> P4[0]           |                                         |
| P3[7] 🗖                  | 14  |          | 35 XRES                     | 6                                       |
| P3[5] 🗖                  | 15  |          | 34 <b>P</b> P3[6]           |                                         |
| P3[3] <b>=</b>           | 16  |          | 33 P P3[4]                  |                                         |
| P3[1]                    | 17  |          | 32 P3[2]                    |                                         |
| P5[3] <b>=</b>           | 18  |          | 31 P P3[0]                  |                                         |
| P5[1] =                  | 19  |          | 30 P P5[2]                  |                                         |
| I2C SCL, P1[7]           |     |          | 29 <b>P</b> P5[0]           |                                         |
| I2C SDA, P1[5]           | 21  |          | 28 P1[6]                    |                                         |
| P1[3]                    | 22  |          |                             | , EXTCLK                                |
| SCL, XTALin, P1[1        |     |          | 26 P1[2]                    |                                         |
| V <sub>ss</sub> <b>=</b> | 24  |          |                             | , XTALout, I2C SDA                      |
| <sup>1</sup> 55 <b>1</b> | 21  |          | 25 1 1[0]                   | , , , , , , , , , , , , , , , , , , , , |

LEGEND: A = Analog, I = Input, and O = Output.

Note 7. These are the ISSP pins, which are not High Z at POR. See the PSoC Programmable System-on-Chip Technical Reference Manual for details.



## Table 5. 48-Pin Part Pinout (QFN) <sup>[9]</sup>

| No.         Digital         Analog         Name         Description           1         I/O         I         P2[3]         Direct switched capacitor block input           2         I/O         I         P2[1]         Direct switched capacitor block input           3         I/O         P4[7]         Direct switched capacitor block input           3         I/O         P4[1]         Direct switched capacitor block input           5         I/O         P4[3]         External components required           6         I/O         P4[1]         Switch mode pump (SMP) connection to external components required           8         I/O         P3[7]         Power         SMP           9         I/O         P3[5]         Image: State Sta |           |     |     |             |                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----|-------------|------------------------------------------------------------------|
| Disk         Product           1         I/O         I         P2[1]         Direct switched capacitor block input           3         I/O         P4[7]         Direct switched capacitor block input           3         I/O         P4[7]         Patent           4         I/O         P4[7]         Patent           5         I/O         P4[7]         Patent           6         I/O         P4[7]         Patent           7         Power         SMP         Switch mode pump (SMP) connection to external components required           8         I/O         P3[7]         Patent         Patent           9         I/O         P3[3]         Patent         Patent           10         I/O         P3[1]         Patent         Patent           12         I/O         P5[3]         Patent         Patent           13         I/O         P1[7]         I <sup>2</sup> C SCL         Patent           14         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>18</sup> 15         I/O         P1[1]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]         Optional EXTCLK           21                                                                                                                                                                                                                                                                                                                                                                                              | Pin<br>No | -   | -   | Pin<br>Name | Description                                                      |
| 2         I/O         I         P2[1]         Direct switched capacitor block input           3         I/O         P4[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |           |     | -   |             | Direct switched consoiter block input                            |
| 3         I/O         P4[7]           4         I/O         P4[5]           5         I/O         P4[3]           6         I/O         P4[1]           7         Power         SMP           8         I/O         P3[7]           9         I/O         P3[5]           10         I/O         P3[3]           11         I/O         P3[3]           12         I/O         P5[3]           13         I/O         P5[1]           14         I/O         P1[7]           15         I/O         P1[8]           16         I/O         P1[1]           17         I/O         P1[1]           18         Power         V <sub>SS</sub> 18         Power         V <sub>SS</sub> 19         I/O         P1[6]           23 <tdi o<="" td="">         P5[0]           24         I/O         P1[6]           23         I/O         P5[0]           24         I/O         P3[4]           28         I/O         P3[4]           29         Input         XRES           XRES         Active high</tdi>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |     |     |             |                                                                  |
| 4         I/O         P4[5]           5         I/O         P4[3]           6         I/O         P4[1]           7         Power         SW         Switch mode pump (SMP) connection to external components required           8         I/O         P3[7]         9           9         I/O         P3[3]         11           10         I/O         P3[3]         11           12         I/O         P3[1]         11           12         I/O         P3[1]         11           12         I/O         P3[1]         11           14         I/O         P1[7]         I <sup>2</sup> C SCL           15         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>I8</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALun), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[4]         Optional EXTCLK           21         I/O         P1[4]         Optional EXTCLK           22         I/O         P3[0]         24           23         I/O         P3[2]         25           24         I/O         P3[6] </td <td></td> <td></td> <td>1</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                 |           |     | 1   |             |                                                                  |
| 5         I/O         P4[3]           6         I/O         P4[1]           7         Power         SMP         Switch mode pump (SMP) connection to external components required           8         I/O         P3[7]         Power         SMP           9         I/O         P3[5]         10         I/O           10         I/O         P3[3]         11         I/O           11         I/O         P3[1]         12         I/O         P5[3]           13         I/O         P5[1]         14         I/O         P1[7]         I <sup>2</sup> C SCL           15         I/O         P1[5]         I <sup>2</sup> C SDA         16         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>I8</sup> 18         Power         V <sub>SS</sub> Ground connection         19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[1]         Optional EXTCLK         22         I/O         P1[4]         Optional EXTCLK           21         I/O         P1[4]         Optional EXTCLK         22         I/O         P3[0]         24         I/O         P5[2]         25         I/O         P3[0]         24         I/O                                                                                                                                                                                                                                                                                                                                                  |           |     |     |             |                                                                  |
| 6         I/O         P4[1]           7         Power         SMP         Switch mode pump (SMP) connection to external components required           8         I/O         P3[7]         9           9         I/O         P3[5]         10           10         I/O         P3[3]         11           11         I/O         P3[3]         11           12         I/O         P5[3]         11           14         I/O         P1[7]         I <sup>2</sup> C SCL           15         I/O         P1[5]         I <sup>2</sup> C SDA           16         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>I8</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[4]         Optional EXTCLK           21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]         23           23         I/O         P5[0]         24           24         I/O         P3[4]         24           25         I/O         P3[4]         25           <                                                                                                                                                                                                                                                                                                                                                                                                                        |           |     |     |             |                                                                  |
| 7         Power         SMP         Switch mode pump (SMP) connection to external components required           8         I/O         P3[7]         9         I/O         P3[6]           10         I/O         P3[3]         1         1           11         I/O         P3[1]         1         1           12         I/O         P5[3]         1         1           14         I/O         P1[7]         I <sup>2</sup> C SCL         1           15         I/O         P1[5]         I <sup>2</sup> C SDA         1           16         I/O         P1[3]         1         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>18</sup> 18         Power         V <sub>SS</sub> Ground connection         1           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[6]         2         1           21         I/O         P1[6]         2         1           22         I/O         P3[2]         2         2           23         I/O         P3[6]         2         2           24         I/O         P3[2]         2         2           25         I/O         P3[4                                                                                                                                                                                                                                                                                                                                                                                                                       |           |     |     |             |                                                                  |
| external components required           8         I/O         P3[7]           9         I/O         P3[5]           10         I/O         P3[3]           11         I/O         P3[1]           12         I/O         P5[3]           13         I/O         P5[1]           14         I/O         P1[5]         I <sup>2</sup> C SCL           15         I/O         P1[5]         I <sup>2</sup> C SDA           16         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[8]</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[1]         Crystal (XTALut), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]            21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]            23         I/O         P5[2]            25         I/O         P3[4]            28         I/O         P3[6]            29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[4] </td <td></td> <td></td> <td></td> <td></td> <td>Quitebarada auror (QMD) areas atian ta</td>                                                                                                                                                                                                                                                                                                                                                                                          |           |     |     |             | Quitebarada auror (QMD) areas atian ta                           |
| 8         I/O         P3[7]           9         I/O         P3[5]           10         I/O         P3[3]           11         I/O         P3[1]           12         I/O         P5[3]           13         I/O         P5[1]           14         I/O         P1[7]         I <sup>2</sup> C SCL           15         I/O         P1[5]         I <sup>2</sup> C SDA           16         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLKI <sup>8</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[2]         Crystal (XTALin), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           23         I/O         P5[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           24         I/O         P5[2]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           25         I/O         P3[6]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           26         I/O         P3[6]         Crystal (XTALout), I <sup>2</sup> C                                                                                                                                                                                                                                                                                    | ′         | PO  | wer | SIVIP       |                                                                  |
| 10         I/O         P3[3]           11         I/O         P3[1]           12         I/O         P5[3]           13         I/O         P5[1]           14         I/O         P1[7]         I <sup>2</sup> C SCL           15         I/O         P1[5]         I <sup>2</sup> C SDA           16         I/O         P1[3]         I/C           17         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[8]</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]            21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]            23         I/O         P5[2]            24         I/O         P3[4]            25         I/O         P3[6]            29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[6]            31         I/O         P4[6]       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8         | I/O |     | P3[7]       |                                                                  |
| 10         I/O         P3[3]           11         I/O         P3[1]           12         I/O         P5[3]           13         I/O         P5[1]           14         I/O         P1[7]         I <sup>2</sup> C SCL           15         I/O         P1[5]         I <sup>2</sup> C SDA           16         I/O         P1[3]         I/C           17         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[8]</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]            21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]            23         I/O         P5[2]            24         I/O         P3[4]            25         I/O         P3[6]            29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[6]            31         I/O         P4[6]       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 9         | I/O |     | P3[5]       |                                                                  |
| 11         I/O         P3[1]           12         I/O         P5[3]           13         I/O         P5[1]           14         I/O         P1[7]         I <sup>2</sup> C SCL           15         I/O         P1[5]         I <sup>2</sup> C SDA           16         I/O         P1[3]         I/O           17         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[8]</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]         P1[2]           21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]         P1[2]           23         I/O         P5[0]         P1[4]           24         I/O         P5[2]         P1[2]           25         I/O         P3[4]         P1[2]           28         I/O         P3[6]         P1[2]           29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[4]         P1[2]         P1[2]           32                                                                                                                                                                                                                                                                                                                                                                                                                              | 10        | I/O |     | P3[3]       |                                                                  |
| 12       I/O       P5[3]         13       I/O       P5[1]         14       I/O       P1[7]       I <sup>2</sup> C SCL         15       I/O       P1[5]       I <sup>2</sup> C SDA         16       I/O       P1[3]       I/O         17       I/O       P1[1]       Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>18</sup> 18       Power       V <sub>SS</sub> Ground connection         19       I/O       P1[0]       Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT         20       I/O       P1[2]       I/O         21       I/O       P1[4]       Optional EXTCLK         22       I/O       P1[6]       I/O         23       I/O       P5[0]       I/O         24       I/O       P5[2]       I/O         25       I/O       P3[4]       I/O         28       I/O       P3[6]       I/O         29       Input       XRES       Active high external reset with internal pull-down         30       I/O       P4[6]       I/O         31       I/O       P4[2]       I/O         33       I/O       P4[6]       Irct switched capacitor block input         35       I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 11        | I/O |     |             |                                                                  |
| 13         I/O         P5[1]           14         I/O         P1[7]         I <sup>2</sup> C SCL           15         I/O         P1[5]         I <sup>2</sup> C SDA           16         I/O         P1[3]         I           17         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>I8</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]         I/O           21         I/O         P1[6]         II/O           23         I/O         P5[0]         II/O           24         I/O         P5[2]         II/O           25         I/O         P3[0]         II/O           26         I/O         P3[4]         III           28         I/O         P3[6]         III           30         I/O         P4[0]         III           31         I/O         P4[0]         III           33         I/O         P4[6]         III           34         I/O         I         P2[2]         Direct switched capacitor block input           35                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 12        | I/O |     |             |                                                                  |
| 14       I/O       P1[7]       I <sup>2</sup> C SCL         15       I/O       P1[5]       I <sup>2</sup> C SDA         16       I/O       P1[3]         17       I/O       P1[1]       Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>I8</sup> 18       Power       V <sub>SS</sub> Ground connection         19       I/O       P1[0]       Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT         20       I/O       P1[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 13        | I/O |     |             |                                                                  |
| 15         I/O         P1[5]         I <sup>2</sup> C SDA           16         I/O         P1[3]         I/O         P1[3]           17         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>I8</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]         I/O         P1[4]           21         I/O         P1[6]         I/O           22         I/O         P1[6]         I/O           23         I/O         P5[0]         I/O           24         I/O         P5[2]         I/O           25         I/O         P3[4]         I/O           26         I/O         P3[4]         I/O           28         I/O         P3[6]         I/O           29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[0]         I/O           31         I/O         P4[2]         I/O           32         I/O         P4[6]         I/O           34         I/O         I         P2[2                                                                                                                                                                                                                                                                                                                                                                                                                                        | 14        | I/O |     |             | I <sup>2</sup> C SCL                                             |
| 16         I/O         P1[3]           17         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>18</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |     |     |             |                                                                  |
| 17         I/O         P1[1]         Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>I8</sup> 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |     |     |             |                                                                  |
| 18         Power         V <sub>SS</sub> Ground connection           19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]           21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]         23           23         I/O         P5[0]         24           24         I/O         P5[2]         25           25         I/O         P3[0]         26           26         I/O         P3[4]         27           27         I/O         P3[6]         29           29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[0]         21         22           31         I/O         P4[2]         22         23           33         I/O         P4[6]         23         24           34         I/O         I         P2[0]         Direct switched capacitor block input           35         I/O         I         P2[2]         Direct switched capacitor block input           35         I/O         I         P2[2]         Direct switched capacitor bl                                                                                                                                                                                                                                                                                                                                                                                                                                    |           |     |     |             | Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[8]</sup> |
| 19         I/O         P1[0]         Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDAT           20         I/O         P1[2]           21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]            23         I/O         P5[0]            24         I/O         P5[2]            25         I/O         P3[0]            26         I/O         P3[2]            27         I/O         P3[6]            28         I/O         P3[6]            29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[0]            31         I/O         P4[2]            32         I/O         P4[4]            33         I/O         P4[6]            34         I/O         I         P2[2]         Direct switched capacitor block input           35         I/O         I         P2[2]         Direct switched capacitor block input           36         I/O         P2[6]         External analog ground (AGND) <td></td> <td></td> <td>wer</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |     | wer |             |                                                                  |
| 20         I/O         P1[2]           21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]            23         I/O         P5[0]            24         I/O         P5[2]            25         I/O         P3[0]            26         I/O         P3[2]            27         I/O         P3[4]            28         I/O         P3[6]            29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[0]            31         I/O         P4[2]            32         I/O         P4[6]            33         I/O         P4[6]            34         I/O         I         P2[0]         Direct switched capacitor block input           35         I/O         I         P2[2]         Direct switched capacitor block input           36         I/O         P2[4]         External analog ground (AGND)           37         I/O         P2[6]         External voltage reference (VREF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -         |     |     |             |                                                                  |
| 21         I/O         P1[4]         Optional EXTCLK           22         I/O         P1[6]            23         I/O         P5[0]            24         I/O         P5[2]            25         I/O         P3[0]            26         I/O         P3[2]            27         I/O         P3[4]            28         I/O         P3[6]            29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[0]            31         I/O         P4[2]            32         I/O         P4[4]            33         I/O         P4[6]            34         I/O         I         P2[0]         Direct switched capacitor block input           35         I/O         I         P2[2]         Direct switched capacitor block input           35         I/O         I         P2[2]         Direct switched capacitor block input           36         I/O         P2[6]         External analog ground (AGND)           37         I/O         P2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |     |     |             |                                                                  |
| 22         I/O         P1[6]           23         I/O         P5[0]           24         I/O         P5[2]           25         I/O         P3[0]           26         I/O         P3[2]           27         I/O         P3[4]           28         I/O         P3[6]           29         Input         XRES           Active high external reset with internal pull-down           30         I/O         P4[0]           31         I/O         P4[4]           33         I/O         P4[4]           33         I/O         P4[6]           34         I/O         I           7         I/O         P2[2]           Direct switched capacitor block input           35         I/O         I           7         I/O         P2[4]         External analog ground (AGND)           37         I/O         P2[6]         External voltage reference (VREF)           38         I/O         I         P0[0]         Analog column mux input           39         I/O         I/O         P0[4]         Analog column mux input and column ou           40         I/O         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |     |     |             | Optional EXTCLK                                                  |
| 23         I/O         P5[0]           24         I/O         P5[2]           25         I/O         P3[0]           26         I/O         P3[2]           27         I/O         P3[4]           28         I/O         P3[6]           29         Input         XRES           Active high external reset with internal pull-down           30         I/O         P4[0]           31         I/O         P4[2]           32         I/O         P4[4]           33         I/O         P4[6]           34         I/O         I           35         I/O         I           36         I/O         P2[4]           External analog ground (AGND)         37           37         I/O         P2[6]           8         I/O         I           99         I/O         P0[0]         Analog column mux input           39         I/O         I         P0[2]         Analog column mux input and column ou           40         I/O         I         P0[6]         Analog column mux input and column ou           41         I/O         I         P0[6]         Analog column                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |     |     |             |                                                                  |
| 24         I/O         P5[2]           25         I/O         P3[0]           26         I/O         P3[2]           27         I/O         P3[4]           28         I/O         P3[6]           29         Input         XRES           Active high external reset with internal pull-down           30         I/O         P4[0]           31         I/O         P4[2]           32         I/O         P4[4]           33         I/O         P4[6]           34         I/O         I           35         I/O         I           36         I/O         P2[2]           Direct switched capacitor block input           35         I/O         I           7         I/O         P2[4]           External analog ground (AGND)           37         I/O         P2[6]           8         I/O         I         P0[0]           38         I/O         I         P0[2]         Analog column mux input           39         I/O         I/O         P0[4]         Analog column mux input and column ou           40         I/O         I         P0[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           |     |     |             |                                                                  |
| 25         I/O         P3[0]           26         I/O         P3[2]           27         I/O         P3[4]           28         I/O         P3[6]           29         Input         XRES           Active high external reset with internal pull-down           30         I/O         P4[0]           31         I/O         P4[2]           32         I/O         P4[6]           33         I/O         P4[6]           34         I/O         I           35         I/O         I           36         I/O         P2[4]           26         I/O         P4[6]           34         I/O         I           7         I/O         P2[2]         Direct switched capacitor block input           36         I/O         I         P2[2]         Direct switched capacitor block input           36         I/O         P2[6]         External analog ground (AGND)           37         I/O         P2[6]         External voltage reference (VREF)           38         I/O         I         P0[0]         Analog column mux input           39         I/O         I/O         P0[4] <td< td=""><td></td><td></td><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |     |     |             |                                                                  |
| 26         I/O         P3[2]           27         I/O         P3[4]           28         I/O         P3[6]           29         Input         XRES           30         I/O         P4[0]           31         I/O         P4[2]           32         I/O         P4[4]           33         I/O         P4[6]           34         I/O         I           35         I/O         I           36         I/O         P2[2]           Direct switched capacitor block input           35         I/O         I           36         I/O         P2[4]           External voltage reference (VREF)           38         I/O         I           39         I/O         I           39         I/O         I           39         I/O         I           40         I/O         P0[6]           Analog column mux input and column ou           41         I/O         I           42         Power         V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |     |     |             |                                                                  |
| 27         I/O         P3[4]           28         I/O         P3[6]           29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |     |     |             |                                                                  |
| 28         I/O         P3[6]           29         Input         XRES         Active high external reset with internal pull-down           30         I/O         P4[0]         pull-down           31         I/O         P4[2]         pull-down           32         I/O         P4[4]         pull-down           33         I/O         P4[6]         pull-down           34         I/O         P4[6]         pull-down           35         I/O         P4[6]         pull-down           36         I/O         P4[6]         pull-down           36         I/O         P2[2]         Direct switched capacitor block input           36         I/O         P2[4]         External analog ground (AGND)           37         I/O         P2[6]         External voltage reference (VREF)           38         I/O         I         P0[0]         Analog column mux input           39         I/O         I/O         P0[2]         Analog column mux input and column ou           40         I/O         I         P0[6]         Analog column mux input           42         Power         V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -         |     |     |             |                                                                  |
| 29InputXRESActive high external reset with internal<br>pull-down30I/OP4[0]31I/OP4[2]32I/OP4[4]33I/OP4[6]34I/OIP2[0]Direct switched capacitor block input35I/OI36I/OP2[4]86I/OP2[6]87I/OP2[6]88I/OI99I/OI/O90Analog column mux input39I/OI/O40I/OI90Analog column mux input and column ou41I/OI42PowerV <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |     |     |             |                                                                  |
| pull-down           30         I/O         P4[0]           31         I/O         P4[2]           32         I/O         P4[4]           33         I/O         P4[6]           34         I/O         I         P2[0]           35         I/O         I         P2[2]           36         I/O         P2[4]         External analog ground (AGND)           37         I/O         P2[6]         External voltage reference (VREF)           38         I/O         I         P0[0]         Analog column mux input           39         I/O         I/O         P0[2]         Analog column mux input and column ou           40         I/O         I/O         P0[6]         Analog column mux input           42         Power         V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           |     | out |             | Active high external reset with internal                         |
| 31         I/O         P4[2]           32         I/O         P4[4]           33         I/O         P4[6]           34         I/O         I         P2[0]         Direct switched capacitor block input           35         I/O         I         P2[2]         Direct switched capacitor block input           36         I/O         P2[4]         External analog ground (AGND)           37         I/O         P2[6]         External voltage reference (VREF)           38         I/O         I         P0[0]         Analog column mux input           39         I/O         I/O         P0[2]         Analog column mux input and column ou           40         I/O         I/O         P0[6]         Analog column mux input           42         Power         V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 23        |     | Jui | ANEO        |                                                                  |
| 32         I/O         P4[4]           33         I/O         P4[6]           34         I/O         I         P2[0]         Direct switched capacitor block input           35         I/O         I         P2[2]         Direct switched capacitor block input           36         I/O         P2[4]         External analog ground (AGND)           37         I/O         P2[6]         External voltage reference (VREF)           38         I/O         I         P0[0]         Analog column mux input           39         I/O         I/O         P0[2]         Analog column mux input and column ou           40         I/O         I/O         P0[6]         Analog column mux input and column ou           41         I/O         I         P0[6]         Analog column mux input           42         Power         V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 30        | I/O |     | P4[0]       |                                                                  |
| 33     I/O     P4[6]       34     I/O     I     P2[0]     Direct switched capacitor block input       35     I/O     I     P2[2]     Direct switched capacitor block input       36     I/O     P2[4]     External analog ground (AGND)       37     I/O     P2[6]     External voltage reference (VREF)       38     I/O     I     P0[0]     Analog column mux input       39     I/O     I/O     P0[2]     Analog column mux input and column ou       40     I/O     I/O     P0[6]     Analog column mux input       42     Power     V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 31        | I/O |     | P4[2]       |                                                                  |
| 34     I/O     I     P2[0]     Direct switched capacitor block input       35     I/O     I     P2[2]     Direct switched capacitor block input       36     I/O     P2[4]     External analog ground (AGND)       37     I/O     P2[6]     External voltage reference (VREF)       38     I/O     I     P0[0]     Analog column mux input       39     I/O     I/O     P0[2]     Analog column mux input and column ou       40     I/O     I/O     P0[6]     Analog column mux input       42     Power     V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 32        | I/O |     | P4[4]       |                                                                  |
| 35     I/O     I     P2[2]     Direct switched capacitor block input       36     I/O     P2[4]     External analog ground (AGND)       37     I/O     P2[6]     External voltage reference (VREF)       38     I/O     I     P0[0]     Analog column mux input       39     I/O     I/O     P0[2]     Analog column mux input and column ou       40     I/O     I/O     P0[4]     Analog column mux input and column ou       41     I/O     I     P0[6]     Analog column mux input       42     Power     V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 33        | I/O |     | P4[6]       |                                                                  |
| 36     I/O     P2[4]     External analog ground (AGND)       37     I/O     P2[6]     External voltage reference (VREF)       38     I/O     I     P0[0]     Analog column mux input       39     I/O     I/O     P0[2]     Analog column mux input and column ou       40     I/O     I/O     P0[4]     Analog column mux input and column ou       41     I/O     I     P0[6]     Analog column mux input       42     Power     V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 34        | I/O | I   | P2[0]       | Direct switched capacitor block input                            |
| 36     I/O     P2[4]     External analog ground (AGND)       37     I/O     P2[6]     External voltage reference (VREF)       38     I/O     I     P0[0]     Analog column mux input       39     I/O     I/O     P0[2]     Analog column mux input and column ou       40     I/O     I/O     P0[4]     Analog column mux input and column ou       41     I/O     I     P0[6]     Analog column mux input       42     Power     V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 35        | I/O | 1   | P2[2]       | Direct switched capacitor block input                            |
| 37     I/O     P2[6]     External voltage reference (VREF)       38     I/O     I     P0[0]     Analog column mux input       39     I/O     I/O     P0[2]     Analog column mux input and column ou       40     I/O     I/O     P0[4]     Analog column mux input and column ou       41     I/O     I     P0[6]     Analog column mux input       42     Power     V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 36        | I/O |     |             | External analog ground (AGND)                                    |
| 39         I/O         I/O         P0[2]         Analog column mux input and column ou           40         I/O         I/O         P0[4]         Analog column mux input and column ou           41         I/O         I         P0[6]         Analog column mux input           42         Power         V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 37        | I/O |     | P2[6]       |                                                                  |
| 40         I/O         I/O         P0[4]         Analog column mux input and column ou           41         I/O         I         P0[6]         Analog column mux input           42         Power         V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 38        | I/O | 1   | P0[0]       | Analog column mux input                                          |
| 40         I/O         I/O         P0[4]         Analog column mux input and column ou           41         I/O         I         P0[6]         Analog column mux input           42         Power         V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 39        | I/O | I/O | P0[2]       | Analog column mux input and column output                        |
| 41         I/O         I         P0[6]         Analog column mux input           42         Power         V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |     |     |             | Analog column mux input and column output                        |
| 42 Power V <sub>DD</sub> Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |     | I   |             | • •                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           | Pov | wer |             |                                                                  |
| 43 I/O I P0[7] Analog column mux input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |     |     |             | Analog column mux input                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |     | I/O |             | Analog column mux input and column output                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           | I/O |     |             | Analog column mux input and column output                        |
| 46 I/O I P0[1] Analog column mux input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |     |     |             | • •                                                              |
| 47 I/O P2[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           |     | 1   |             |                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 48        | I/O |     | P2[5]       |                                                                  |

Figure 7. CY8C29666 48-Pin PSoC Device



LEGEND: A = Analog, I = Input, and O = Output.

#### Notes

8. These are the ISSP pins, which are not High Z at POR. See the PSoC Programmable System-on-Chip Technical Reference Manual for details.

9. The QFN package has a center pad that must be connected to ground ( $V_{SS}$ ).



## **100-Pin Part Pinout**

## Table 6. 100-Pin Part Pinout (TQFP)

| Pin | Tv      | ре     |                 |                                                                                     | Pin | Туре    |        |                 |                                                    |
|-----|---------|--------|-----------------|-------------------------------------------------------------------------------------|-----|---------|--------|-----------------|----------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                         | No. | Digital | Analog | Name            | Description                                        |
| 1   |         |        | NC              | No connection. Pin must be left floating                                            | 51  |         |        | NC              | No connection. Pin must be left floating           |
| 2   |         |        | NC              | No connection. Pin must be left floating                                            | 52  | I/O     |        | P5[0]           |                                                    |
| 3   | I/O     | I      | P0[1]           | Analog column mux input                                                             | 53  | I/O     |        | P5[2]           |                                                    |
| 4   | I/O     |        | P2[7]           |                                                                                     | 54  | I/O     |        | P5[4]           |                                                    |
| 5   | I/O     |        | P2[5]           |                                                                                     | 55  | I/O     |        | P5[6]           |                                                    |
| 6   | I/O     | I      | P2[3]           | Direct switched capacitor block input                                               | 56  | I/O     |        | P3[0]           |                                                    |
| 7   | I/O     | I      | P2[1]           | Direct switched capacitor block input                                               | 57  | I/O     |        | P3[2]           |                                                    |
| 8   | I/O     |        | P4[7]           |                                                                                     | 58  | I/O     |        | P3[4]           |                                                    |
| 9   | I/O     |        | P4[5]           |                                                                                     | 59  | I/O     |        | P3[6]           |                                                    |
| 10  | I/O     |        | P4[3]           |                                                                                     | 60  |         |        | NC              | No connection. Pin must be left floating           |
| 11  | I/O     |        | P4[1]           |                                                                                     | 61  |         |        | NC              | No connection. Pin must be left floating           |
| 12  |         |        | NC              | No connection. Pin must be left floating                                            | 62  | Inj     | out    | XRES            | Active high external reset with internal pull-down |
| 13  |         |        | NC              | No connection. Pin must be left floating                                            | 63  | I/O     |        | P4[0]           |                                                    |
| 14  | Po      | wer    | SMP             | Switch mode pump (SMP) connection to external components required                   | 64  | I/O     |        | P4[2]           |                                                    |
| 15  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[10]</sup>                                                   | 65  | Po      | wer    | V <sub>SS</sub> | Ground connection [10]                             |
| 16  | I/O     |        | P3[7]           |                                                                                     | 66  | I/O     |        | P4[4]           |                                                    |
| 17  | I/O     |        | P3[5]           |                                                                                     | 67  | I/O     |        | P4[6]           |                                                    |
| 18  | I/O     |        | P3[3]           |                                                                                     | 68  | I/O     | I      | P2[0]           | Direct switched capacitor block input              |
| 19  | I/O     |        | P3[1]           |                                                                                     | 69  | I/O     | I      | P2[2]           | Direct switched capacitor block input              |
| 20  | I/O     |        | P5[7]           |                                                                                     | 70  | I/O     |        | P2[4]           | External Analog Ground (AGND)                      |
| 21  | I/O     |        | P5[5]           |                                                                                     | 71  |         |        | NC              | No connection. Pin must be left floating           |
| 22  | I/O     |        | P5[3]           |                                                                                     | 72  | I/O     |        | P2[6]           | External Voltage Reference (VREF)                  |
| 23  | I/O     |        | P5[1]           |                                                                                     | 73  |         | 1      | NC              | No connection. Pin must be left floating           |
| 24  | I/O     |        | P1[7]           | I <sup>2</sup> C SCL                                                                | 74  | I/O     | 1      | P0[0]           | Analog column mux input                            |
| 25  |         | 1      | NC              | No connection. Pin must be left floating                                            | 75  |         | 1      | NC              | No connection. Pin must be left floating           |
| 26  |         |        | NC              | No connection. Pin must be left floating                                            | 76  |         |        | NC              | No connection. Pin must be left floating           |
| 27  |         |        | NC              | No connection. Pin must be left floating                                            | 77  | I/O     | I/O    | P0[2]           | Analog column mux input and column output          |
| 28  | I/O     |        | P1[5]           | I <sup>2</sup> C SDA                                                                | 78  |         |        | NC              | No connection. Pin must be left floating           |
| 29  | I/O     |        | P1[3]           |                                                                                     | 79  | I/O     | I/O    | P0[4]           | Analog column mux input and column output          |
| 30  | I/O     |        | P1[1]           | Crystal (XTALin), I <sup>2</sup> C Serial Clock (SCL),<br>ISSP-SCLK <sup>[11]</sup> | 80  |         | 1      | NC              | No connection. Pin must be left floating           |
| 31  |         |        | NC              | No connection. Pin must be left floating                                            | 81  | I/O     |        | P0[6]           | Analog column mux input                            |
| 32  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                                      | 82  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                     |
| 33  |         |        | NC              | No connection. Pin must be left floating                                            | 83  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                     |
| 34  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[10]</sup>                                                   | 84  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[10]</sup>                  |
| 35  |         |        | NC              | No connection. Pin must be left floating                                            | 85  | Po      | wer    | V <sub>SS</sub> | Ground connection [10]                             |
| 36  | I/O     |        | P7[7]           |                                                                                     | 86  | I/O     |        | P6[0]           |                                                    |
| 37  | I/O     |        | P7[6]           |                                                                                     | 87  | I/O     |        | P6[1]           |                                                    |
| 38  | I/O     |        | P7[5]           |                                                                                     | 88  | I/O     |        | P6[2]           |                                                    |
| 39  | I/O     |        | P7[4]           |                                                                                     | 89  | I/O     |        | P6[3]           |                                                    |
| 40  | I/O     |        | P7[3]           |                                                                                     | 90  | I/O     |        | P6[4]           |                                                    |
| 41  | I/O     |        | P7[2]           |                                                                                     | 91  | I/O     |        | P6[5]           |                                                    |
| 42  | I/O     |        | P7[1]           |                                                                                     | 92  | I/O     |        | P6[6]           |                                                    |
| 43  | I/O     |        | P7[0]           |                                                                                     | 93  | I/O     |        | P6[7]           |                                                    |
| 44  | I/O     |        | P1[0]           | Crystal (XTALout), I <sup>2</sup> C Serial Data (SDA), ISSP-SDATA <sup>[11]</sup>   | 94  |         |        | NC              | No connection. Pin must be left floating           |
| 45  | I/O     |        | P1[2]           |                                                                                     | 95  | I/O     |        | P0[7]           | Analog column mux input                            |
| 46  | I/O     |        | P1[4]           | Optional EXTCLK                                                                     | 96  |         |        | NC              | No connection. Pin must be left floating           |
| 47  | I/O     |        | P1[6]           |                                                                                     | 97  | I/O     | I/O    | P0[5]           | Analog column mux input and column output          |
| 48  |         |        | NC              | No connection. Pin must be left floating                                            | 98  |         |        | NC              | No connection. Pin must be left floating           |
| 49  |         |        | NC              | No connection. Pin must be left floating                                            | 99  | I/O     | I/O    | P0[3]           | Analog column mux input and column output          |
| 50  |         |        | NC              | No connection. Pin must be left floating                                            | 100 |         |        | NC              | No connection. Pin must be left floating           |

LEGEND: A = Analog, I = Input, and O = Output.

#### Notes

All V<sub>SS</sub> pins should be brought out to one common GND plane.
 These are the ISSP pins, which are not High Z at POR. See the PSoC Programmable System-on-Chip Technical Reference Manual for details.





Figure 8. CY8C29866 100-Pin PSoC Device



## **100-Pin Part Pinout (On-Chip Debug)**

The 100-pin TQFP part is for the CY8C29000 On-Chip Debug (OCD) PSoC device. Note OCD parts are only used for in-circuit debugging. OCD parts are NOT available for production.

## Table 7. 100-Pin OCD Part Pinout (TQFP)

| Pin<br>No. | Digital | Analog | Name                  | Description                                                                               | Pin<br>No. | Digital | Analog | Name            | Description                                                 |
|------------|---------|--------|-----------------------|-------------------------------------------------------------------------------------------|------------|---------|--------|-----------------|-------------------------------------------------------------|
| 1          |         |        | NC                    | No internal connection                                                                    | 51         |         |        | NC              | No internal connection                                      |
| 2          |         |        | NC                    | No internal connection                                                                    | 52         | I/O     |        | P5[0]           |                                                             |
| 3          | I/O     | Ι      | P0[1]                 | Analog column mux input                                                                   | 53         | I/O     |        | P5[2]           |                                                             |
| 4          | I/O     |        | P2[7]                 |                                                                                           | 54         | I/O     |        | P5[4]           |                                                             |
| 5          | I/O     |        | P2[5]                 |                                                                                           | 55         | I/O     |        | P5[6]           |                                                             |
| 6          | I/O     | Ι      | P2[3]                 | Direct switched capacitor block input                                                     | 56         | I/O     |        | P3[0]           |                                                             |
| 7          | I/O     | Ι      | P2[1]                 | Direct switched capacitor block input                                                     | 57         | I/O     |        | P3[2]           |                                                             |
| 8          | I/O     |        | P4[7]                 |                                                                                           | 58         | I/O     |        | P3[4]           |                                                             |
| 9          | I/O     |        | P4[5]                 |                                                                                           | 59         | I/O     |        | P3[6]           |                                                             |
| 10         | I/O     |        | P4[3]                 |                                                                                           | 60         |         |        | HCLK            | OCD high speed clock output                                 |
| 11         | I/O     |        | P4[1]                 |                                                                                           | 61         |         |        | CCLK            | OCD CPU clock output                                        |
| 12         |         |        | OCDE                  | OCD even data I/O                                                                         | 62         | Input   |        | XRES            | Active high pin reset with internal pull-down               |
| 13         |         |        | OCDO                  | OCD odd data output                                                                       | 63         | I/O     |        | P4[0]           |                                                             |
| 14         | Pov     | wer    | SMP                   | Switch Mode Pump (SMP) connection to required external components                         | 64         | I/O     |        | P4[2]           |                                                             |
| 15         | Pov     | ver    | V <sub>SS</sub>       | Ground connection <sup>[12]</sup>                                                         | 65         | Powe    | er     | V <sub>SS</sub> | Ground connection <sup>[12]</sup>                           |
| 16         | I/O     |        | P3[7]                 |                                                                                           | 66         | I/O     |        | P4[4]           |                                                             |
| 17         | I/O     |        | P3[5]                 |                                                                                           | 67         | I/O     |        | P4[6]           |                                                             |
| 18         | I/O     |        | P3[3]                 |                                                                                           | 68         | I/O     | I      | P2[0]           | Direct switched capacitor block input                       |
| 19         | I/O     |        | P3[1]                 |                                                                                           | 69         | I/O     | I      | P2[2]           | Direct switched capacitor block input                       |
| 20         | I/O     |        | P5[7]                 |                                                                                           | 70         | I/O     |        | P2[4]           | External Analog Ground (AGND) input                         |
| 21         | I/O     |        | P5[5]                 |                                                                                           | 71         |         |        | NC              | No internal connection                                      |
| 22         | I/O     |        | P5[3]                 |                                                                                           | 72         | I/O     |        | P2[6]           | External Voltage Reference (VREF) input                     |
| 23         | I/O     |        | P5[1]                 |                                                                                           | 73         |         |        | NC              | No internal connection                                      |
| 24         | I/O     |        | P1[7]                 | I <sup>2</sup> C SCL                                                                      | 74         | I/O     | 1      | P0[0]           | Analog column mux input                                     |
| 25         |         |        | NC                    | No internal connection                                                                    | 75         |         |        | NC              | No internal connection                                      |
| 26         |         |        | NC                    | No internal connection                                                                    | 76         |         |        | NC              | No internal connection                                      |
| 27         |         |        | NC                    | No internal connection                                                                    | 77         | I/O     | I/O    | P0[2]           | Analog column mux input and column output                   |
| 28         | I/O     |        | P1[5]                 | I <sup>2</sup> C SDA                                                                      | 78         |         |        | NC              | No internal connection                                      |
| 29         | I/O     |        | P1[3]                 | IFMTEST                                                                                   | 79         | I/O     | I/O    | P0[4]           | Analog column mux input and column output, V <sub>REF</sub> |
| 30         | I/O     |        | P1[1] <sup>[13]</sup> | Crystal (XTALin), I <sup>2</sup> C SCL, TC SCLK.                                          | 80         |         |        | NC              | No internal connection                                      |
| 31         |         |        | NC                    | No internal connection                                                                    | 81         | I/O     | 1      | P0[6]           | Analog column mux input                                     |
| 32         | Pov     | ver    | V <sub>DD</sub>       | Supply voltage                                                                            | 82         | Po      | ower   | V <sub>DD</sub> | Supply voltage                                              |
| 33         |         |        | NC                    | No internal connection                                                                    | 83         | Po      | ower   | V <sub>DD</sub> | Supply voltage                                              |
| 34         | Pov     | ver    | V <sub>SS</sub>       | Ground connection <sup>[12]</sup>                                                         | 84         | Po      | ower   | V <sub>SS</sub> | Ground connection <sup>[12]</sup>                           |
| 35         |         |        | NC                    | No internal connection                                                                    | 85         | Po      | ower   | V <sub>SS</sub> | Ground connection <sup>[12]</sup>                           |
| 36         | I/O     |        | P7[7]                 |                                                                                           | 86         | I/O     | [      | P6[0]           |                                                             |
| 37         | I/O     |        | P7[6]                 |                                                                                           | 87         | I/O     |        | P6[1]           |                                                             |
| 38         | I/O     |        | P7[5]                 |                                                                                           | 88         | I/O     |        | P6[2]           |                                                             |
| 39         | I/O     |        | P7[4]                 |                                                                                           | 89         | I/O     |        | P6[3]           |                                                             |
| 40         | I/O     |        | P7[3]                 |                                                                                           | 90         | I/O     |        | P6[4]           |                                                             |
| 41         | I/O     |        | P7[2]                 |                                                                                           | 91         | I/O     |        | P6[5]           |                                                             |
| 42         | I/O     |        | P7[1]                 |                                                                                           | 92         | I/O     |        | P6[6]           |                                                             |
| 43         | I/O     |        | P7[0]                 |                                                                                           | 93         | 1/O     |        | P6[7]           |                                                             |
| 44         | I/O     |        | P1[0]*                | Crystal (XTALout), I <sup>2</sup> C SDA, TC SDATA                                         | 94         |         | i      | NC              | No internal connection                                      |
| 45         | I/O     |        | P1[2]                 | V <sub>FMTEST</sub>                                                                       | 95         | I/O     | 1      | P0[7]           | Analog column mux input                                     |
| 46         | I/O     |        | P1[4]                 | Optional External Clock Input (EXTCLK)                                                    | 96         |         |        | NC              | No internal connection                                      |
| 47         | I/O     |        | P1[6]                 | · · · · · · · · · · · · · · · · · · ·                                                     | 97         | I/O     | I/O    | P0[5]           | Analog column mux input and column output                   |
| 48         |         | 1      | NC                    | No internal connection                                                                    | 98         |         |        | NC              | No internal connection                                      |
| 49         |         |        | NC                    | No internal connection                                                                    | 99         | I/O     | I/O    | P0[3]           | Analog column mux input and column output                   |
| 50         |         |        | NC                    | No internal connection                                                                    | 100        |         |        | NC              | No internal connection                                      |
|            |         |        |                       | No internal connection<br>pout $\Omega = \Omega$ to the NC = No connection. Pin must be l |            |         |        |                 | ino internal connection                                     |

LEGEND A = Analog, I = Input, O = Output, NC = No connection. Pin must be left floating, TC/TM: Test.

#### Notes

All V<sub>SS</sub> pins should be brought out to one common GND plane.
 ISSP pin which is not High-Z at POR.







## **Register Reference**

This section lists the registers of the CY8C29x66 PSoC device. For detailed register information, refer to the PSoC Programmable System-on-Chip Technical Reference Manual.

## **Register Conventions**

The register conventions specific to this section are listed in Table 8.

## Table 8. Register Conventions

| Convention | Description                  |
|------------|------------------------------|
| R          | Read register or bit(s)      |
| W          | Write register or bit(s)     |
| L          | Logical register or bit(s)   |
| С          | Clearable register or bit(s) |
| #          | Access is bit specific       |

## Register Mapping Tables

The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XOI bit in the flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1.

Note In the register mapping tables, blank fields are reserved and should not be accessed.



## Table 9. Register Map Bank 0 Table: User Space

| PHTOLE         OD         RVV         DBB202/R0         4/1         W/V         ACCTORING         60         V/V         RVV         DDB1/L         C2           PRTOLE         0/1         RVV         DBB200/R2         42         R/V         ACCTORING         61         RVV         RDD1/R         C3           PRTOLES         0/2         R/V         DBB200/R2         42         R/V         ACCTORIN2         62         R/V         RDD1/R         C3           PRTOLES         0/2         R/V         DBB200/R0         44         #         ACCTORIN2         64         R/V         RDD1/R         C3           PRTOLES         0/6         R/V         DBB200/R0         44         #         ACCTORIN         64         R/V         RDD1/R         C3         C3 <t< th=""><th>Name</th><th>Addr (0,Hex)</th><th>Access</th><th>Name</th><th>Addr (0,Hex)</th><th>Access</th><th>Name</th><th>Addr (0,Hex)</th><th>Access</th><th>Name</th><th>Addr (0,Hex)</th><th>Access</th></t<> | Name     | Addr (0,Hex) | Access | Name    | Addr (0,Hex) | Access | Name     | Addr (0,Hex) | Access | Name       | Addr (0,Hex) | Access   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|--------|---------|--------------|--------|----------|--------------|--------|------------|--------------|----------|
| PATOGE         01         R/W         DBBZORH         41         W         ACCHOCH         11         R/W         RDD2N         C1           PATOGS         02         R/W         DBBZORD         42         R/W         ACCHOCH         12         R/W         RDD2N         C2           PATOMC         03         R/W         DBBZORD         43         #         ASCHOCH3         83         R/W         RDD2NT         C3           PATOMC         04         R/W         DBBZORD         44         #         ASCHOCH3         83         R/W         RDD2NT         C4           PATOS         06         R/W         DBBZORD         44         #         ASCHOCH3         85         R/W         RDD2NT         C5           PATOS         06         R/W         DBZZORD         44         #         ASCHOCH3         85         R/W         RDD2NT         C5           PATOS         06         R/W         DDZZDRH         45         #         ASCHOCH3         85         R/W         RDD2NT         C5           PATOS         06         R/W         DDZZDRH         47         #         ASD10AS2         DDZ         R/W         RDD2NT                                                                                                                                                                                                                                 |          |              |        |         |              | #      |          |              |        |            |              | RW       |
| PFTOSE         02         NV         DBB2C0F2         42         NV         ASCHOCE2         12         NV         RDIS         C2           PRTOMP         05         NV         DBB2C0F0         43         #         ASCHOCE2         12         NV         RDIS         C3           PRTINE         05         NV         DBB2C0F0         41         #         ASCHOCE2         83         NV         RDIS         C3           PRTINE         05         NV         DBB2C0F2         46         NV         ASCHOCE2         86         NV         RDISCO         C5           PRTINE         05         NV         DBB2C0F2         47         #         ASCHOCE2         87         NV         RV         RDISCO         C5           PRT2AC         05         NV         DBB2C0F2         47         M         ASCHOCE3         87         NV         RDISCO         C5         PRTA         C5         PRTA         C5         PRTA         C5         PRTA                                                                                                                                                                                                                      |          |              |        |         |              | W      |          |              |        |            |              | RW       |
| PRTONE         03         RW         DB820760         43         #         ASCTORA         83.3         RW         RDI2170         C3           PRT1NE         04         RW         DB8217041         45         W         ASGTTCR1         83.3         RW         RDI2170         C3           PRT1SE         05         RW         DB8217041         45         W         ASGTTCR2         85         RW         RDI2170         C3         C7           PRT1ME         05         RW         DB8217081         47         #         ASGTTCR2         87         RW         RDI2170         C3           PRT20K         06         RW         DC8227081         43         #         ASGTCR2         88         RW         RDI3570         C3         RDI3570         C3         RDI3570         C3         RDI3570         C3         RDI3570         C3         RDI3570                                                                                                                                                                 |          |              |        | -       |              |        |          |              |        |            |              | RW       |
| PHTURE         04         RV         DB82170R0         44         #         ASDTICR0         84.4         WV         RDIZ_T1         C.4           PHTUS         65         RW         DB82170R2         46         RW         ASDTICR2         88.4         RW         RDIZATI         C.5           PHTUS         65         RW         DB82170R2         46         RW         ASDTICR2         88.4         RW         RDIZATI         C.5           PHTUSM2         07         RW         DB82170R2         48.4         RW         ASST22R1         88.4         RW         RDIZATI         C.5         C.7           PHT280         06         RW         DC62220R2         44.4         RW         ASST22R2         84.8         RW         RDIZATI         C.5           PHT280         06         RW         DC6220R2         42         RW         ASST32R3         82         RW         RDISATI         C.5           PHT381         00         RW         DC6220R2         42         RW         ASST32R3         82         RW         RDISATI         C.5           PHT381         00         R0830R0         61         #         ASST32R3         83         RW </td <td></td> <td>RW</td>                                                                              |          |              |        |         |              |        |          |              |        |            |              | RW       |
| PRT10E         05         NV         DB8210R1         45         VV         ASDTCR1         85         VV         RDI2KOD         C5           PRT10S         06         R/V         DB8210R0         47         #         ASDTCR3         87         RV         RDI2KOD         C5           PRT2DR         06         R/V         DC6220R1         49         W         ASDTCR3         87         RV         RDI3KO         C5           PRT2DR         06         R/V         DC6220R1         49         W         ASDTCR3         83         R/V         RDI3KO         C5           PRT2SDR         06         R/W         DC6220R0         48         #         ASDTCR3         88         R/V         RDI3KO         C5           PRT3DR         05         R/W         DC6220R1         40         W         ASDT3CR3         87         R/V         RDI3KO         C5         R/V         RDI3KON         C5         R/V         RDI3KON         C5         R/V         R/V         RDI3KON         R/V         RDI3KON                                                                                                                                                                                                    |          |              |        |         |              | #      |          |              |        |            |              | RW       |
| PRT105         06         FW         DB8210R2         16         WW         ASDTCR2         88         WW         DD2AC01         05           PRT2DR         07         FW         DB8210R2         47         #         ASDTCR28         88         FW         C7           PRT2DR         08         FW         DC62220R0         48         #         ASCT2R0         88         FW         RD3RN         C7           PRT2M2         05         FW         DC62220R2         4A         FW         ASCT3CR2         8A         FW         RD3RS         C           PRT2M2         05         FW         DC62220R2         4C         #         ASCT3CR2         8A         FW         RD3RS         C         FW         RD3RS         C         FW         RD3RS         C         FW         RD3RS         FW                                                                                                                                                                                                           |          |              |        |         |              | W      |          |              |        |            |              | RW       |
| PHT1DN2         O/F         W/W         DB827CR0         4/7         #         ASD11CR3         S/F         W/W         C/F           PHT2DR         O6         W/W         DC822DR1         4/9         W         ASC12CR1         8/8         R/W         RD13SYN         C9           PHT2AS         O/A         R/W         DC822DR1         4/9         W/W         ASC12CR2         8/A         R/W         RD13SYN         C9           PHT2AS         O/A         R/W         DC822DR0         4/A         R/W         ASC12CR3         8/B         R/W         RD13SYN         C5           PHT3DS         O/C         R/W         DC822DR01         4/D         W         ASD13CR3         8/F         R/W         RD13RO1         C5           PHT3DS         O/C         R/W         DC823DR01         51         W         ASD20CR3         8/P         R/W         C0827DR14DR14DR1         13         R/W         DB350DR1         51         W         ASD20CR3         93         R/W         DV2_PP         0         0         2         2         R/W         DV2_PP         0         0         2         2         R/W         DV2_PP         0         0         2                                                                                                                                                                                                     |          |              |        |         |              | RW     |          |              |        |            |              | RW       |
| PH721E         08         NV         C0522071         48         #         ASC12C/R         85         R/W         RD3R/H         63           PH7216         09         N/W         C6522072         4A         N/W         ASC12C/R         8A         R/W         RD315/N         C3           PH725M2         06         N/W         C6522072         4A         N/W         ASC12C/R         8A         R/W         RD315/O         C5           PH73EM         05         N/W         C6520071         4C         #         ASD13C/R         8C         R/W         RD315/O         C5           PH73EM         05         N/W         C6520072         4E         W/W         ASD13C/R         8E         R/W         RD316/O         C5           PH73EM         05         N/W         D6250070         30         #         ASD20C/R         3E         R/W         RD316/O         C5         PH736/S         PH736/S         PW         R/W         D0530070         35         R/W         C0/P PF         03           PH73EM         14         N/W         D68300707         36         #         ASD20C/R         38         R/W         DX2/P P         03                                                                                                                                                                                                                  |          |              |        |         |              |        |          |              |        |            |              |          |
| PH728E         OP         PW         DCB220F1         49         W         ASC120F1         80         PW         RDBSYN         CS           PH720S         OA         PW         DCB220F2         4A         PW         RC120F2         8A         PW         RDB1F0         CS           PH729D         OC         PW         DCB220F0         4C         a         ASD130F1         BC         PW         RDB1F1         CC           PH739E         OC         PW         DCB220F0         4C         a         ASD130F3         BE         PW         RDB1F0         CC           PH739E         OE         PW         DCB220F0         4F         #         ASD130F3         BE         PW         RDB1F0         CC           PH740F         10         PW         DBS00F0         4C         #SD20F1         11         PW         DS         PP         D         D         PP         PD         P                                                                                                                                                                                                                               |          | -            |        |         |              |        |          |              |        | RDI3RI     | -            | RW       |
| PH725X2         GA         WW         ACC120X2         SA         WW         PADISE         CA           PH725M2         GB         WW         DCB220F0         4C         #         ASC120X3         BB         WW         RDISIO         CB           PH73EM         OC         WW         DCB220F1         4D         WW         ASD130F1         BD         WW         RDISIO         CD           PH73EM         OD         WW         DCB220F2         4E         WW         ASD130F2         BE         RW         RDISA0C         C           PH73DM2         OF         RW         DCB220F2         4E         W         ASD20CF0         9F         RW         RUS         CF           PH73DM2         OF         RW         DDB30DR0         50         #         ASD20CF0         9F         RW         DUS         DDF         DF         DF         DF         DF         DF         DF         DDF         DDF         DF         DF         DDF         DF                                                                                                                                                                                                                                   |          |              |        |         |              |        |          |              |        | -          |              | RW       |
| PHYSDR         06         RW         DCB22/R0         46         #         ASC120R3         66         RW         RDBLT         CC           PHYSDR         0C         RW         DCB230R1         40         W         ASD13CR0         6C         RW         RDBLT         CC           PHYSDS         0E         RW         DCB230R1         40         W         ASD13CR1         6E         RW         RDBROD         CC           PHYSDS         0E         RW         DCB230R1         4F         #         ASD13CR2         6E         RW         RDBROD         CC           PHYSDS         0E         RW         DCB230R1         51         W         ASD207CR3         60         RW         CUP.P         0           PHYAGS         12         RW         DBB300R1         51         #         ASD207CR3         93         RW         DVP.P         13           PHYAGS         14         RW         DBB300R1         55         #         ASD207CR3         93         RW         MVP.PP         14           PHYSDS         16         RW         DBB300R1         55         #         ASD207CR3         98         RW         RUC_CDR <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>RW</td></t<>                                                                                                      |          |              |        |         |              |        |          |              |        |            |              | RW       |
| PRTSIE         CC         RW         DE23DR0         #CC         #         ASD13CR1         BD         RW         PRDBAD         CD           PRTSIE         GD         RW         DE23DR2         4E         RW         ASD13CR1         BD         RW         RDBROD         CD           PRTSIE         GP         RW         DE23DR2         4E         RW         ASD13CR1         BD         RW         RDBROD         CD           PRTAGE         11         RW         DBB30DR0         S0         #         ASD20CR1         91         RW         CUP_PP         D1           PRTAGE         11         RW         DBB30DR2         S2         RW         ASD20CR2         82         RW         DU_PP         D1           PRTSID         13         RW         DBB30DR1         S1         #         ASD20CR3         83         RW         D0         RX         D2         PRTSID         D1         PRTSID         D3         RW         D0         D3         PRTSID         S1         RW         D2         D3         RW         D2         D3         PRTSID         D3         RW         D2         RW         D3         RW         D3         RW                                                                                                                                                                                                                      |          |              |        | -       |              |        |          |              |        |            |              | RW       |
| PHT3E         DD         RW         DCB23DR1         4D         W         ASD13CR1         BD         RW         PD13C000         CD           PHT3SD         DE         RW         DCB23CR0         AF         RW         ASD13CR2         AE         RW         PCB23CR0         CE         RW         DCB23CR0         AD         ASD13CR2         BE         RW         DCB23CR0         CE         RW         DCB23CR0         CE         RW         DCB23CR0         CE         RW         DCB23CR0         S1         W         ASD20CR2         B2         RW         DCB23CR0         S2         RW         ASD20CR3         S3         RW         DD3           PHT4DX2         13         RW         DB83DCR0         S5         #         ASD20CR3         S3         RW         MXV_PP         D4           PHT4DX2         14         RW         DB83DCR1         S4         #         ASD20CR0         S3         RW         MXV_PP         D4                                                                                                                                                                                                     |          | -            |        |         |              |        |          |              |        |            |              | RW       |
| PHYSON         DE         RW         DCB220R2         #E         RW         ADS175CR2         EE         RW         DCB270P1         CE           PHYSONZ         0F         RW         DDB370R0         50         #         ADS175CR3         FF         RW         CUE_PP         D0           PHYSONZ         14         RW         DBB370R0         50         #         ADS175CR3         FF         RW         CUE_PP         D0           PHYSONZ         14         RW         DBB370R2         52         RW         ASD22CR1         91         RW         DDX PP         D3           PHYSONZ         13         RW         DBB370R2         52         RW         ASD22CR1         93         RW         RVP         D2           PHYSONZ         15         RW         DBB370R2         56         RW         ASC21CR3         97         RW         RVZ_CFG         D6           PHYSONZ         17         RW         DCB370R1         55         #         ASC22CR3         98         RW         RC2_CR6         D8           PHYGON         18         RW         DCB370R3         56         #         ASC22CR1         98         RW         RC2_CR6<                                                                                                                                                                                                                    |          |              |        |         |              |        |          |              |        |            |              | RW       |
| PRT3DR2         OF         WW         DES22CR0         4F         #         ASD3CR1         BF         WW         CUP_PT           PRT4DR         10         WW         DBS30DR1         51         W         ASD3CRC0         90         WW         CUP_PT         D0           PRT4GS         12         WW         DBS30DR0         53         #         ASD3CRC1         33         RW         DX_PP         D3           PRT4GS         13         RW         DBS30CR0         53         #         ASD2CRC1         33         RW         DX_PP         D3           PRT5LE         15         RW         DBS30CR0         53         #         ASD2CRC1         95         RW         DCS         D4           PRT5DS         16         RW         DBS30CR0         50         #         ASD2CRC1         95         RW         DCS         D6           PRT5DS         17         RW         DBS30CR0         50         #         ASC2CRC1         90         RW         P2         DSC         D6         PRT50         PRT60         RW         DCS32DR1         50         W         ASD22CR1         90         RW         PRT50         PRT         RW <td></td> <td>RW</td>                                                                                               |          |              |        |         |              |        |          |              |        |            |              | RW       |
| PRTADR         10         RW         DBB30DFK         50         #         ASD20CK0         90         RW         CUR, PP         D0           PRTAILE         11         RW         DBB30DFK         22         RW         ASD20CK2         32         RW         DT         D2           PRTAID         13         RW         DBB30DFK         52         RW         ASD22CK3         93         RW         MOX_PP         D3           PRTAILE         14         RW         DBB31DFK         55         W         ASC21CK1         95         RW         MWV_PP         D5           PRTSDK         16         RW         DBB31DFK         55         W         ASC21CK3         97         RW         U2C_CFG         D6           PRTSDK         17         RW         DBB31DFK         56         RW         ASC22CK3         98         RW         U2C_SCR         D7         P           PRTSDK         18         RW         DCB32DFK1         58         #         ASD22CK3         98         RW         INT_CLR1         D8           PRTSDK         16         RW         DCB32DFK1         55         #         ASD22CK3         98         RW                                                                                                                                                                                                                                 |          |              |        |         |              |        |          |              |        | INDISINO I |              |          |
| PRTAILE         11         RW         DBB30DFL         51         W         ASD20CFL         91         RW         DST         92           PRTAGE         12         RW         DBB30DFL         52         RW         ASD20CR3         93         RW         DZ           PRTAGE         13         RW         DBB30DFL         53         #         ASD20CR3         93         RW         MX         DR           PRTSEN         14         RW         DBB31DFL         55         W         ASD22CR1         95         RW         MW         DR         DZ           PRTSEN         15         RW         DBB31DFL         55         W         ASC21CR1         95         RW         MX         DCB32DFL         95         W         ASC21CR1         95         RW         PR         20         DSC         DR         PR         PR         20         DSC         DSC         DR         PR         20         DSC         DS         PR         ASC21CR1         95         RW         ASC22CR1         95         RW         ASC22CR1         95         RW         NT         CSC30FD         95         PR         ASS22CR1         95         RW         NT <td></td> <td>-</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>RW</td>                                                                                      |          | -            |        |         |              |        |          |              |        |            |              | RW       |
| PRT4GN         12         RW         DBB30DR0         53         #         ASD20CR2         29         RW         DC         D2           PRT4DMU         13         RW         DBB30DR0         54         #         ASD20CR0         33         RV         DBS         PRT5         RV         DBS31DR1         55         W         ASC21CR0         94         RV         MVR_PP         D5           PRT5GR         16         RW         DBB31DR1         55         W         ASC21CR1         95         RW         MVC_2C_CD         D6           PRT5GR         16         RW         DBS31DR1         55         W         ASC21CR3         97         RW         E2C_SCR         D7           PRT5GR         16         RW         DCB32DR1         55.         #         ASD22CR3         98         RW         INT_CLR3         D8           PRT5GR         1A         RW         DCB32DR1         55.         #         ASD22CR3         98.         RW         INT_CLR3         D8           PRT5GR         1A         RW         DCB32DR1         55.         #         ASD22CR3         98.         RW         INT_CLR3         D5           PRT5GR                                                                                                                                                                                                                         |          |              |        |         |              |        |          |              |        |            |              |          |
| PRT4DMZ         13         RW         DB830CR0         53         #         ASD20CR3         53         RW         INX_PP         D3           PRTSDR         14         RW         DB831DR1         55         W         ASC21CR1         95         RW         MWV, PP         D5           PRTSDR         15         RW         DB831DR1         55         W         ASC21CR2         96         RW         MVV, PP         D5           PRTSDR         16         RW         DB831DR1         55         W         ASC21CR2         96         RW         QZ_CR         D6           PRTSDR         17         RW         DB831DR1         55         W         ASC21CR3         97         RW         QZ_SCR         D6           PRTSDR         17         RW         DC832DR1         59         W         ASD22CR2         94         RW         VZ_LRSCR         D8           PRTSDR         18         RW         DC832CR0         56         #         ASD22CR2         94         RW         NT_LRSC         DC           PRTSDR         16         RW         DC833DR1         50         W         ASC23CR3         91         RW         MT_LRSC                                                                                                                                                                                                                              |          |              |        |         |              |        |          |              |        | SIK_PP     |              | RW       |
| PRTSDR         14         RW         DB831DR1         54         #         ASC21CR1         94         RW         MWP, PP         D5           PRTSGE         15         RW         DB831DR1         55         W         ASC21CR1         95         RW         MVV, 2P         D5           PRTSGS         15         RW         DB831DR2         56         RW         ASC21CR3         97         RW         2C_SCR         D7           PRTSDR         18         RW         DC832DR1         59         W         ASD22CR3         98         RW         2C_DR         D8           PRTSDR         16         RW         DC832DR1         59         W         ASD22CR3         94         RW         NT_CLR0         DA           PRTSDR         18         RW         DC832DR1         50         W         ASD22CR3         94         RW         NT_CLR1         DB         D2         DC           PRTOR         16         RW         DC833DR0         50         #         ASD22CR2         94         RW         NT_MSK3         DE           PRT7/E         10         RW         DC833DR0         50         #         ASC23CR2         9F <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>DW</td></t<>                                                                                                      |          |              |        |         |              |        |          |              |        |            |              | DW       |
| PRTSE         16         RW         DBB31DR2         55         W         ASC21CR1         95         RW         NVW_PP         D5           PRTSGS         16         RW         DBB31DR2         56         RW         ASC21CR2         95         RW         R2C CFG         D5           PRTSDM2         17         RW         DBB31DR2         57         #         ASC21CR3         97         RW         12C_DR         D5           PRTSDM2         17         RW         DCB32DR1         58         #         ASC21CR3         97         RW         12C_DRC         D5           PRTGS         14         RW         DCB32DR1         59         W         ASC22CR1         98         RW         INT_CLR0         DA           PRTGS         18         RW         DCB32DR0         50         #         ASC23CR1         90         RW         INT_CLR2         DC           PRTTGS         16         RW         DCB33DR1         50         W         ASC23CR1         90         RW         INT_MSK3         DE           PRTOS         16         RW         DCB33DR1         50         RW         ASC23CR1         90         RW         INT_MSK3                                                                                                                                                                                                                          |          | -            |        |         |              |        |          |              |        | _          | -            | RW       |
| PRT6GS         16         RW         DBB31CR0         57         #         ASC21CR2         66         RW         I2C.CFG         DB           PRT5DM2         17         RW         DBB31CR0         57         #         ASC21CR3         97         RW         I2C.SCR         D7           PRT6DR         18         RW         DCB32DR1         59         W         ASD22CR1         99         RW         I2C_MSCR         D8           PRT6IS         1A         RW         DCB32DR2         SA         RW         ASD22CR2         94         RW         IIT, CLR0         DA           PRT6DM2         1B         RW         DCB32DR2         SA         RW         ASD22CR3         98         RW         INT, CLR1         DB           PRT7DR         1C         RW         DCB33DR0         SC         #         ASC23CR1         90         RW         INT, CLR3         DD           PRT7DR         1E         RW         DCB33DR0         SC         #         ASC23CR1         90         RW         INT, CLR3         DD           PRT7DR         1E         RW         DCB33DR0         SC         #         ASC23CR3         SF         #         ASC                                                                                                                                                                                                                    |          |              |        |         |              |        |          |              |        | _          |              | RW       |
| PRTSDM2         17         RW         DBB31CR0         57         #         ASC21CR3         97         RW         ICC SCR         D7           PRT6DR         18         RW         DCB32DR1         59         W         ASD22CR1         99         RW         I2C_DR         D9           PRT6GS         1A         RW         DCB32DR1         59         W         ASD22CR1         99         RW         ICC_MSCR         D9           PRT6DM2         18         RW         DCB32DR0         58         #         ASD22CR1         99         RW         INT_CLR1         D5           PRT7DR         1C         RW         DCB33DR0         5C         #         ASC23CR1         9C         RW         INT_CLR2         DC           PRT7DR         1E         RW         DCB33DR2         5E         RW         ASC23CR1         9F         RW         INT_MSK3         DE           PRT7DM2         1F         RW         DCB33DR2         5E         RW         ASC23CR2         9F         RW         INT_MSK3         DE           DB500DR0         20         #         AMX_IN         60         RW         ASC23CR2         9F         RW         INT_MS                                                                                                                                                                                                                    |          |              |        |         |              |        |          |              |        | _          |              | RW       |
| PRT6DR         18         RW         DC832DR0         59         #         ASD22CR0         98         RW         I2C_DR         D8           PRT6IE         19         RW         DC832DR1         59         W         ASD22CR1         99         RW         IZC_MSCR         D9           PRT60S         1A         RW         DC832CR2         5A         RW         ASD22CR1         99         RW         INT_CLR3         DA           PRT5DM2         1B         RW         DC8332R6         5C         #         ASD22CR2         9A         RW         INT_CLR3         DE           PRT7DR         1C         RW         DC8330R6         5C         #         ASC23CR3         9F         RW         INT_MSK3         DE           PRT7DX         1E         RW         DC8330R6         SF         #         ASC23CR3         9F         RW         INT_MSK3         DE         DE           PRT7DX         1F         RW         DC8330R6         SF         #         ASC23CR3         9F         RW         INT_MSK1         E1           DB800DR0         20         #         AMM_IN         60         RW         A3         RES_WDT         E3                                                                                                                                                                                                                           |          |              |        |         |              |        |          |              |        | —          |              | RW       |
| PRT6IE         19         RW         DC832DR1         59         W         ASD22CR1         99         RW         12C.MSCR         Da           PRT6GS         1A         RW         DC832DR2         5A         RW         ASD22CR2         9A         RW         INT_CLR0         DA           PRT6DM2         1B         RW         DC832DR0         5C         #         ASD22CR3         9B         RW         INT_CLR1         DB           PRT7DR         1C         RW         DC833DR1         5D         W         ASC23CR1         9D         RW         INT_CLR2         DC           PRT70S         1E         RW         DC833DR1         5D         W         ASC23CR3         9F         RW         INT_MSK3         DE           PRT70S         1F         RW         DC833CR1         60         RW         ASC23CR3         9F         RW         INT_MSK3         DE           DB800DR0         20         #         AMX_IN         60         RW         A1         INT_MSK1         E1           DB800DR1         21         W         CR         62         A2         INT_CLR3         DE         DE         DE         DE         DE                                                                                                                                                                                                                                 | -        |              |        |         |              |        |          |              |        |            |              | #        |
| PRT6GS         1A         RW         DC832DR2         6A         RW         ASD22CR3         9A         RW         INT_CLR0         DA           PRT6DM2         1B         RW         DC832CR0         5B         #         ASD22CR3         9B         RW         INT_CLR1         DB           PRT7DR         1C         RW         DC833DR1         5D         W         ASC23CR1         9D         RW         INT_CLR3         DD           PRT7E         1D         RW         DC833DR1         5D         W         ASC23CR1         9D         RW         INT_CLR3         DD           PRT70X         1F         RW         DC833CR0         5F         #         ASC23CR3         9F         RW         INT_MSK2         DF           DB800DR0         20         #         AMK_IN         60         RW         A3         RES_WDT         E3           DB800DR1         21         W         661         A1         INT_MSK2         DE         DE         DB         DBS00CR2         22         RW         A4         DEC_DH         E4           DB801DR2         24         #         CMP_CR1         68         RW         A6         DEC_CR1                                                                                                                                                                                                                               |          | -            |        |         |              |        |          |              |        | —          | -            | RW       |
| PRT6DM2         IB         RW         DCB332CR0         SB         #         ASD22CR3         9B         RW         INT_CLP1         DB           PRT7DR         IC         RW         DCB330R0         5C         #         ASC23CR1         9C         RW         INT_CLP3         DC           PRT7DR         IE         RW         DCB330R1         5D         W         ASC23CR1         9C         RW         INT_CR3         DE           PRT70S         IE         RW         DCB330R1         5E         RW         ASC23CR3         9F         RW         INT_MSK3         DE           PRT70S         IE         RW         DCB33CR0         5F         #         ASC23CR3         9F         RW         INT_MSK3         DE           DB800DR2         20         #         AMX_IN         60         RW         A1         INT_MSK3         E1           DB800DR2         22         RW         61         A1         INT_MSK1         E1           DB800DR2         23         #         AFCR         63         RW         A3         DEC_DL         E5           DB801DR3         25         W         ASY_CR         65         # <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>—</td><td></td><td>#</td></t<>                                                                                                              |          |              |        |         |              |        |          |              |        | —          |              | #        |
| PRT7DR         IC         RW         DCB33DR0         SC         #         ASC23CR0         SC         RW         INT_CLR2         DC           PRT7IE         1D         RW         DCB33DR1         SD         W         ASC23CR1         SD         RW         INT_CLR2         DD           PRT70S         1E         RW         DCB33DR1         SD         W         ASC23CR2         SE         RW         INT_MSK3         DE           PRT70M2         1F         RW         DCB33CR0         SF         #         ASC23CR3         SF         RW         NT_MSK3         DE           DB800DR1         21         W         C61         A1         INT_MSK1         E1           DB800DR2         22         RW         661         A1         A1         INT_MSK1         E1           DB800DR2         23         #         AFC_CR0         64         #         A4         DEC_DH         E3           DB801DR1         25         W         ASY_CR         65         #         A5         DEC_DL         E5           DB801DR1         25         W         ASY_CR         68         MUL1_X         A8         WUL0_X         E8                                                                                                                                                                                                                                              |          |              |        |         |              | RW     |          |              |        |            |              | RW       |
| PRT/IE         1D         RW         DCB33DR1         5D         W         ASC23CR1         9D         RW         INT_CLR3         DD           PRT/DS         1E         RW         DCB33DR2         5E         RW         ASC23CR2         9E         RW         INT_MSK3         DE           PRT/DM2         1F         RW         DCB33DR2         5E         RW         ASC23CR2         9F         RW         INT_MSK3         DE           DB800DR6         20         #         AMX_IN         60         RW         A0         INT_MSK1         E1           DB800DR7         21         W         61          A2         INT_VC         E2           DB800DR8         23         #         AR_CR         63         RW         A3         RES_WDT         E3           DB801DR1         25         W         ASY_CR         65         #         A4         DEC_DL         E5           DB801DR2         26         RW         CMP_CR1         66         RW         A6         DEC_DL         E5           DB801DR2         28         #         68         MUL1_X         A8         W         MUL0_X         E8                                                                                                                                                                                                                                                                 |          |              |        |         |              | #      |          |              |        |            |              | RW       |
| PRT7GS         1E         RW         DCB33DR2         5E         RW         ASC23CR2         9E         RW         INT_MSK3         DE           PRT7DM2         1F         RW         DCB33CR0         5F         #         ASC23CR2         9F         RW         INT_MSK3         DE           DB800DR1         21         W         C0         RW         Ad         INT_MSK0         E0           DB800DR2         22         RW         F         61         C         A1         INT_MSK1         E1           DB800DR3         23         #         ARF_CR         63         RW         A3         RES_WDT         E3           DB800TR0         24         #         CMP_CR0         64         #         A4         DEC_DL         E4           DB801DR1         25         W         ASY_CR         65         #         A7         DEC_DL         E5           DB801DR2         26         RW         CMP_CR1         66         RW         A6         DEC_DL         E4           DB801DR2         28         #         68         MUL1_Y         A8         W         MUL0_Y         E9           DC602DR2         2A                                                                                                                                                                                                                                                          |          | -            |        |         |              |        |          |              |        | —          | -            | RW       |
| PRT7DM2         1F         RW         DCB33CR0         5F         #         ASC23CR3         9F         RW         INT_MSK2         DF           DBB00DR0         20         #         AMX_IN         60         RW         A0         INT_MSK0         E0           DBB00DR1         21         W         61         A1         INT_MSK0         E1           DBB00DR2         22         RW         62         A2         INT_VC         E2           DBB00DR2         23         #         ARF_CR         63         RW         A3         RES_WDT         E3           DBB01DR1         25         W         ASY_CR         65         #         A4         DEC_DL         E5           DB801DR2         26         RW         CMP_CR1         66         RW         A6         DEC_CR1         E7           DC802DR0         28         #         68         MUL1_X         A8         W         MUL0_Y         E9           DC602DR2         2A         RW         66         MUL1_Y         A9         W         MUL0_Y         E9           DC602DR2         2A         RW         F6         MUL1_Y         A9         W <t< td=""><td></td><td></td><td></td><td></td><td>5D</td><td></td><td></td><td></td><td></td><td>_</td><td></td><td>RW</td></t<>                                                                                                                            |          |              |        |         | 5D           |        |          |              |        | _          |              | RW       |
| DBB00DR0         20         #         AMX_IN         60         RW         A0         INT_MSK0         E0           DBB00DR1         21         W         61         A1         INT_MSK1         E1           DBB00DR2         22         RW         62         A2         INT_VC         E2           DBB00DR0         23         #         ARF_CR         63         RW         A3         RES_WDT         E3           DBB00DR1         24         #         CMP_CR0         64         #         A4         DEC_DL         E5           DBB01DR1         25         W         ASY_CR         65         #         A4         DEC_DL         E5           DB801DR2         26         RW         CMP_CR1         66         RW         A6         DEC_CR0         E6           DB802DR2         28         #         68         MUL1_X         A8         W         MUL0_Y         E9           DC802DR1         29         W         64         MUL1_L         AA         R         MUL0_Y         E9           DC802DR1         29         W         F6         RW         ACC1_DR1         AC         RW         ACC0_DR1                                                                                                                                                                                                                                                               |          |              |        |         |              |        |          |              |        |            |              | RW       |
| DBB00DR1         21         W         61         A1         INT_MSK1         E1           DBB00DR2         22         RW         62         A2         INT_VC         E2           DBB00DR2         24         #         ARF_CR         63         RW         A3         RES_WDT         E3           DB00DR0         24         #         CMP_CR0         64         #         A4         DEC_DH         E4           DB01DR1         25         W         ASY_CR         65         #         A5         DEC_DL         E5           DB01CR0         27         #         67         A7         DEC_CR0         E6           DB01CR0         27         #         68         MUL1_X         A8         W         MUL0_X         E8           DC802DR1         29         W         68         MUL1_X         A8         W         MUL0_Y         E9           DC802DR2         2A         RW         6A         MUL1_DH         AA         R         MUL0_DH         E8           DC802DR1         29         W         MP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR1         E9                                                                                                                                                                                                                                                                     |          |              |        |         |              |        | ASC23CR3 |              | RW     |            |              | RW       |
| DBB00DR2         22         RW         62         A2         INT_VC         E2           DBB00DR0         23         #         ARF_CR         63         RW         A3         RES_WDT         E3           DBB01DR0         24         #         CMP_CR0         64         #         A4         DEC_DH         E4           DBB01DR1         25         W         ASY_CR         65         #         A5         DEC_DL         E5           DB801DR2         26         RW         CMP_CR1         66         RW         A6         DEC_CR1         E7           DB801CR0         27         #         67         A7         DECCR1         E7           DC802DR1         29         W         68         MUL1_X         A8         W         MUL0_Y         E8           DC802DR2         2A         RW         6A         MUL1_DH         AA         R         MUL0_DH         E8           DC802DR2         2A         RW         6B         MUL1_DH         AA         R         MUL0_DH         E8           DC803DR0         2C         #         TMP_DR0         6C         RW         ACC1_DR1         AC         RW                                                                                                                                                                                                                                                               | DBB00DR0 |              | #      | AMX_IN  | 60           | RW     |          | A0           |        | INT_MSK0   | E0           | RW       |
| DBB00CR0         23         #         ARF_CR         63         RW         A3         RES_WDT         E3           DBB01DR0         24         #         CMP_CR0         64         #         A4         DEC_DH         E4           DB801DR1         25         W         ASY_CR         65         #         A5         DEC_DL         E5           DB801DR2         26         RW         CMP_CR1         66         RW         A6         DEC_CR0         E6           DB801CR0         27         #         67         A7         DEC_CR1         E7           DC802DR0         28         #         68         MUL1_X         A8         W         MUL0_Y         E9           DC802DR1         29         W         69         MUL1_Y         A9         W         MUL0_Y         E9           DC802DR2         2A         RW         66         MUL1_DL         A8         R         MUL0_Y         E9           DC803DR1         2D         W         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR1         EC           DC803DR1         2D         W         TMP_DR2         6F         <                                                                                                                                                                                                                                                  | DBB00DR1 | 21           | W      |         | 61           |        |          | A1           |        | INT_MSK1   | E1           | RW       |
| DB801DR0         24         #         CMP_CR0         64         #         A4         DEC_DH         E4           DB801DR1         25         W         ASY_CR         65         #         A5         DEC_DL         E5           DB801DR2         26         RW         CMP_CR1         66         RW         A6         DEC_DL         E5           DB801CR0         27         #         67         A7         DEC_CR1         E7           DC802DR0         28         #         68         MUL1_X         A8         W         MUL0_Y         E9           DC802DR1         29         W         69         MUL1_Y         A9         W         MUL0_T         E8           DC802DR0         28         #         68         MUL1_DL         AA         R         MUL0_DL         E8           DC803DR1         2D         W         TMP_DR0         6C         RW         ACC1_DR0         AD         RW         ACC0_DR1         EC           DC803DR1         2D         W         TMP_DR2         6E         RW         ACC1_DR0         AD         RW         ACC0_DR3         ED           DC803DR0         2F         #                                                                                                                                                                                                                                                          | DBB00DR2 | 22           | RW     |         | 62           |        |          | A2           |        | INT_VC     | E2           | RC       |
| DBB01DR1         25         W         ASY_CR         65         #         A5         DEC_DL         E5           DBB01DR2         26         RW         CMP_CR1         66         RW         A6         DEC_DL         E5           DBB01CR0         27         #         67         A7         DEC_CR1         E7           DC802DR0         28         #         68         MUL1_X         A8         W         MUL0_X         E8           DC802DR1         29         W         69         MUL1_V         A9         W         MUL0_Y         E9           DC802DR2         2A         RW         6A         MUL1_DL         AA         R         MUL0_DL         E8           DC803DR0         2C         #         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR3         EE           DC803DR1         2D         W         TMP_DR1         6D         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DC803DR2         2E         RW         TMP_DR3         6F         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DC803DR2<                                                                                                                                                                                                                                             | DBB00CR0 | 23           | #      | ARF_CR  | 63           | RW     |          | A3           |        | RES_WDT    | E3           | W        |
| DBB01DR2         26         RW         CMP_CR1         66         RW         A6         DEC_CR0         E6           DBB01CR0         27         #         67         A7         DEC_CR1         E7           DCB02DR0         28         #         68         MUL1_X         A8         W         MUL0_X         E8           DCB02DR2         28         #         68         MUL1_Y         A9         W         MUL0_Y         E9           DCB02DR2         2A         RW         69         MUL1_DH         AA         R         MUL0_DL         E8           DCB03DR0         2C         #         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR1         EC           DCB03DR2         2E         RW         TMP_DR2         6E         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DCB03DR2         2E         RW         TMP_DR3         6F         RW         ACC1_DR2         AF         RW         ACC0_DR2         EF           DB810DR1         30         #         ACB00CR3         70         RW         RDIOSYN         B1         RW         F1                                                                                                                                                                                                                                                | DBB01DR0 | 24           | #      | CMP_CR0 | 64           | #      |          | A4           |        | DEC_DH     | E4           | RC       |
| DBB01CR0         27         #         67         A7         DEC_CR1         E7           DCB02DR0         28         #         68         MUL1_X         A8         W         MUL0_X         E8           DCB02DR1         29         W         69         MUL1_Y         A9         W         MUL0_X         E8           DCB02DR2         2A         RW         6A         MUL1_DH         AA         R         MUL0_DH         EA           DCB02DR2         2A         RW         6B         MUL1_DH         AA         R         MUL0_DL         EB           DCB03DR0         2C         #         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR1         EC           DCB03DR1         2D         W         TMP_DR2         6E         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DCB03DR2         2E         RW         TMP_DR2         6E         RW         ACC1_DR2         AF         RW         ACC0_DR2         EF           DB810DR0         30         #         ACB00CR3         70         RW         RDI0R1         B0         RW         F1 <tr< td=""><td>DBB01DR1</td><td>25</td><td>W</td><td>ASY_CR</td><td>65</td><td>#</td><td></td><td>A5</td><td></td><td>DEC_DL</td><td>E5</td><td>RC</td></tr<>                                                                                     | DBB01DR1 | 25           | W      | ASY_CR  | 65           | #      |          | A5           |        | DEC_DL     | E5           | RC       |
| DCB02DR0         28         #         68         MUL1_X         A8         W         MUL0_X         E8           DCB02DR1         29         W         69         MUL1_Y         A9         W         MUL0_Y         E9           DCB02DR2         2A         RW         6A         MUL1_DL         AA         R         MUL0_DH         EA           DCB02DR2         2A         RW         6B         MUL1_DL         AA         R         MUL0_DH         EA           DCB02DR2         2A         RW         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR0         EB           DCB03DR1         2D         W         TMP_DR1         6D         RW         ACC1_DR3         AE         RW         ACC0_DR0         ED           DCB03DR2         2E         RW         TMP_DR3         6F         RW         ACC1_DR2         AF         RW         ACC0_DR2         EF           DB810DR1         30         #         ACB00CR3         70         RW         RDI0SI         B0         RW         F1           DB810DR2         32         RW         ACB00CR1         72         RW         RDI0SIN         <                                                                                                                                                                                                                                 | DBB01DR2 | 26           | RW     | CMP_CR1 | 66           | RW     |          | A6           |        | DEC_CR0    | E6           | RW       |
| DCB02DR1         29         W         69         MUL1_Y         A9         W         MUL0_Y         E9           DCB02DR2         2A         RW         6A         MUL1_DH         AA         R         MUL0_DH         EA           DCB02DR0         2B         #         6B         MUL1_DH         AA         R         MUL0_DH         EA           DCB03DR0         2C         #         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR1         EC           DCB03DR1         2D         W         TMP_DR1         6D         RW         ACC1_DR0         AD         RW         ACC0_DR3         EE           DCB03DR2         2E         RW         TMP_DR3         6F         RW         ACC1_DR0         AD         RW         ACC0_DR2         EF           DB810DR0         30         #         ACB00CR3         70         RW         RDI0RI         B0         RW         F1           DB810DR1         31         W         ACB00CR1         72         RW         RDI0IS         B2         RW         F3           DB810DR3         32         RW         ACB01CR3         74         RW         R                                                                                                                                                                                                                                     | DBB01CR0 | 27           | #      |         | 67           |        |          | A7           |        | DEC_CR1    | E7           | RW       |
| DCB02DR2         2A         RW         6A         MUL1_DH         AA         R         MUL0_DH         EA           DCB02CR0         2B         #         6B         MUL1_DL         AB         R         MUL0_DL         EB           DCB033DR0         2C         #         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR1         EC           DCB03DR1         2D         W         TMP_DR1         6D         RW         ACC1_DR0         AD         RW         ACC0_DR3         ED           DCB03DR2         2E         RW         TMP_DR3         6F         RW         ACC1_DR3         AE         RW         ACC0_DR2         EF           DCB03DR0         30         #         ACB00CR3         70         RW         RDIRI         B0         RW         ACC0_DR2         EF           DBB10DR0         30         #         ACB00CR0         71         RW         RDIOSYN         B1         RW         F1           DBB10DR2         32         RW         ACB00CR2         73         RW         RDIOIS         B2         RW         F3           DBB11DR1         35         W         ACB01CR1                                                                                                                                                                                                                                     | DCB02DR0 | 28           | #      |         | 68           |        | MUL1_X   | A8           | W      | MUL0_X     | E8           | W        |
| DCB02CR0         2B         #         6B         MUL1_DL         AB         R         MUL0_DL         EB           DCB03DR0         2C         #         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR1         EC           DCB03DR1         2D         W         TMP_DR1         6D         RW         ACC1_DR0         AD         RW         ACC0_DR0         ED           DCB03DR2         2E         RW         TMP_DR2         6E         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DCB03DR2         2E         RW         TMP_DR2         6E         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DCB03DR0         30         #         ACB00CR3         70         RW         RDIORI         B0         RW         ACC0_DR2         EF           DBB10DR1         31         W         ACB00CR1         72         RW         RDIOS         B2         RW         F1           DBB10DR2         32         RW         ACB01CR3         74         RW         RDIOLT0         B3         RW         F3           DBB11DR0         34                                                                                                                                                                                                                                   | DCB02DR1 | 29           | W      |         | 69           |        | MUL1_Y   | A9           | W      | MUL0_Y     | E9           | W        |
| DCB03DR0         2C         #         TMP_DR0         6C         RW         ACC1_DR1         AC         RW         ACC0_DR1         EC           DCB03DR1         2D         W         TMP_DR1         6D         RW         ACC1_DR0         AD         RW         ACC0_DR0         ED           DCB03DR2         2E         RW         TMP_DR2         6E         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DCB03SR0         2F         #         TMP_DR3         6F         RW         ACC1_DR2         AF         RW         ACC0_DR2         EF           DBB10DR0         30         #         ACB00CR3         70         RW         RDI0RI         B0         RW         F0           DBB10DR1         31         W         ACB00CR0         71         RW         RDI0SYN         B1         RW         F1           DBB10DR0         33         #         ACB00CR2         73         RW         RDI0LT0         B3         RW         F2           DBB10R0         34         #         ACB01CR0         75         RW         RDI0LT0         B5         RW         F4           DBB11DR2         36                                                                                                                                                                                                                                        | DCB02DR2 | 2A           | RW     |         | 6A           |        | MUL1_DH  | AA           | R      | MUL0_DH    | EA           | R        |
| DCB03DR1         2D         W         TMP_DR1         6D         RW         ACC1_DR0         AD         RW         ACC0_DR0         ED           DCB03DR2         2E         RW         TMP_DR2         6E         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DCB03CR0         2F         #         TMP_DR3         6F         RW         ACC1_DR2         AF         RW         ACC0_DR2         EF           DBB10DR0         30         #         ACB00CR3         70         RW         RDI0RI         B0         RW         ACC0_DR2         EF           DBB10DR1         31         W         ACB00CR1         71         RW         RDI0SIN         B1         RW         F1           DBB10DR0         33         #         ACB00CR2         73         RW         RDI0IS         B2         RW         F2           DBB10CR0         33         #         ACB01CR3         74         RW         RDI0IT0         B3         RW         F3           DBB11DR1         35         W         ACB1CR1         76         RW         RDI0R01         B6         RW         F6           DBB11DR2         36                                                                                                                                                                                                                                         | DCB02CR0 | 2B           | #      |         | 6B           |        | MUL1_DL  | AB           | R      | MUL0_DL    | EB           | R        |
| DCB03DR1         2D         W         TMP_DR1         6D         RW         ACC1_DR0         AD         RW         ACC0_DR0         ED           DCB03DR2         2E         RW         TMP_DR2         6E         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DCB03CR0         2F         #         TMP_DR3         6F         RW         ACC1_DR2         AF         RW         ACC0_DR2         EF           DBB10DR0         30         #         ACB00CR3         70         RW         RDI0RI         B0         RW         ACC0_DR2         EF           DBB10DR1         31         W         ACB00CR3         70         RW         RDI0SI         B0         RW         F1           DBB10DR2         32         RW         ACB00CR2         73         RW         RDI0IS         B2         RW         F2           DBB10CR0         33         #         ACB01CR3         74         RW         RDI0IT1         B4         RW         F4           DBB11DR1         35         W         ACB01CR1         76         RW         RDI0R0         B5         RW         F4           DBB11DR2         36                                                                                                                                                                                                                                         | DCB03DR0 | 2C           | #      | TMP DR0 | 6C           | RW     | ACC1 DR1 | AC           | RW     | ACC0 DR1   | EC           | RW       |
| DCB03DR2         2E         RW         TMP_DR2         6E         RW         ACC1_DR3         AE         RW         ACC0_DR3         EE           DCB03CR0         2F         #         TMP_DR3         6F         RW         ACC1_DR2         AF         RW         ACC0_DR3         EE           DBB10DR0         30         #         ACB00CR3         70         RW         RDIORI         B0         RW         ACC0_DR2         EF           DBB10DR1         31         W         ACB00CR0         71         RW         RDIOSYN         B1         RW         F1           DBB10DR2         32         RW         ACB00CR1         72         RW         RDIOIS         B2         RW         F3           DBB10DR0         33         #         ACB01CR3         74         RW         RDIOLT0         B3         RW         F4           DBB11DR1         35         W         ACB01CR0         75         RW         RDIOR0         B6         RW         F6           DBB11DR2         36         RW         ACB01CR1         76         RW         RDIOR01         B6         RW         F7           DCB12DR0         38         #                                                                                                                                                                                                                                              | DCB03DR1 | 2D           | W      |         | 6D           | RW     | ACC1 DR0 | AD           | RW     | ACC0 DR0   | ED           | RW       |
| DCB03CR0         2F         #         TMP_DR3         6F         RW         ACC1_DR2         AF         RW         ACC0_DR2         EF           DBB10DR0         30         #         ACB00CR3         70         RW         RDIORI         B0         RW         F0           DBB10DR1         31         W         ACB00CR0         71         RW         RDIOSYN         B1         RW         F1           DBB10DR2         32         RW         ACB00CR1         72         RW         RDIOIS         B2         RW         F3           DBB10CR0         33         #         ACB00CR2         73         RW         RDIOLTO         B3         RW         F4           DBB11DR0         34         #         ACB01CR0         75         RW         RDIORO         B5         RW         F5           DBB11DR1         35         W         ACB01CR1         76         RW         RDIORO1         B6         RW         F6           DBB11DR2         36         RW         ACB01CR2         77         RW         B7         CPU_F         F7           DCB12DR0         38         #         ACB02CR3         78         RW         RDI1RI <td></td> <td>25</td> <td>RW</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>DW/</td> <td></td> <td>EE</td> <td>RW</td>                                                                                                     |          | 25           | RW     |         |              |        |          |              | DW/    |            | EE           | RW       |
| DBB10DR0         30         #         ACB00CR3         70         RW         RDIORI         B0         RW         F0           DBB10DR1         31         W         ACB00CR0         71         RW         RDIOSYN         B1         RW         F1           DBB10DR2         32         RW         ACB00CR1         72         RW         RDIOIS         B2         RW         F2           DBB10DR2         32         RW         ACB00CR2         73         RW         RDIOIS         B2         RW         F3           DBB10DR0         34         #         ACB01CR3         74         RW         RDIOR0         B3         RW         F4           DBB11DR1         35         W         ACB01CR0         75         RW         RDIOR0         B5         RW         F5           DBB11DR2         36         RW         ACB01CR1         76         RW         RDIOR01         B6         RW         F6           DBB11DR0         37         #         ACB01CR2         77         RW         B7         CPU_F         F7           DCB12DR0         38         #         ACB02CR3         78         RW         RDI1RI         B8                                                                                                                                                                                                                                               |          |              |        |         |              |        |          |              |        |            |              | RW       |
| DBB10DR131WACB00CR071RWRDIOSYNB1RWFWF1DBB10DR232RWACB00CR172RWRDIOISB2RWF2DBB10CR033#ACB00CR273RWRDIOISB3RWF3DBB11DR034#ACB01CR374RWRDIOLT0B3RWF4DBB11DR135WACB01CR075RWRDIOR00B5RWF5DBB11DR236RWACB01CR176RWRDIOR01B6RWF6DBB11CR037#ACB01CR277RWB7CPU_FF7DCB12DR038#ACB02CR378RWRDI1SIB8RWF9DCB12DR139WACB02CR17ARWRDI1SYNB9RWF4DCB12DR23ARWACB02CR27BRWRD11SBARWF4DCB12DR03B#ACB02CR27BRWRD11SBARWF4DCB12DR03C#ACB03CR37CRWRD11LT0BBRWF4DCB13DR03C#ACB03CR07DRWRD11R0BDRWFD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |              |        |         |              |        |          |              |        |            |              | +        |
| DBB10DR2         32         RW         ACB00CR1         72         RW         RDI0IS         B2         RW         F2           DBB10CR0         33         #         ACB00CR2         73         RW         RDI0IS         B2         RW         F3           DBB11DR0         34         #         ACB01CR3         74         RW         RDI0LT0         B3         RW         F4           DBB11DR1         35         W         ACB01CR0         75         RW         RDI0R00         B5         RW         F5           DBB11DR2         36         RW         ACB01CR1         76         RW         RDI0R01         B6         RW         F6           DBB11DR2         36         RW         ACB01CR2         77         RW         B7         CPU_F         F7           DBB12DR0         38         #         ACB02CR3         78         RW         RDI1RI         B8         RW         F8           DCB12DR1         39         W         ACB02CR1         7A         RW         RDI1SYN         B9         RW         F9           DCB12DR1         39         W         ACB02CR2         7B         RW         RD11SYN         B9                                                                                                                                                                                                                                            |          |              |        |         |              |        |          |              |        |            | -            | +        |
| DBB10CR033#ACB00CR273RWRDIOLT0B3RWF3DBB11DR034#ACB01CR374RWRDIOLT1B4RWF4DBB11DR135WACB01CR075RWRDIORO0B5RWF5DBB11DR236RWACB01CR176RWRDIORO1B6RWF6DBB11CR037#ACB01CR277RWB7CPU_FF7DCB12DR038#ACB02CR378RWRDI1SINB8RWF8DCB12DR139WACB02CR079RWRDI1SINB9RWF9DCB12DR23ARWACB02CR17ARWRDI1ISBARWF4DCB12CR03B#ACB02CR27BRWRDI1LT0BBRWFBDCB13DR03C#ACB03CR37CRWRDI1LT1BCRWFCDCB13DR13DWACB03CR07DRWRDI1R00BDRWFD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |              |        |         |              |        |          |              |        |            |              |          |
| DBB11DR034#ACB01CR374RWRDIOLT1B4RWF4DBB11DR135WACB01CR075RWRDIORO0B5RWF5DBB11DR236RWACB01CR176RWRDIORO1B6RWF6DBB11CR037#ACB01CR277RWB7CPU_FF7DCB12DR038#ACB02CR378RWRDI1RIB8RWF8DCB12DR139WACB02CR079RWRDI1SYNB9RWF9DCB12DR23ARWACB02CR17ARWRDI1ISBARWF4DCB12DR03B#ACB02CR27BRWRDI1LT0BBRWFBDCB13DR03C#ACB03CR37CRWRDI1R0BDRWFD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |              |        |         |              |        |          |              |        |            |              |          |
| DBB11DR1         35         W         ACB01CR0         75         RW         RDI0RO0         B5         RW         F5           DBB11DR2         36         RW         ACB01CR1         76         RW         RDI0RO1         B6         RW         F6           DBB11DR2         36         RW         ACB01CR2         77         RW         B7         CPU_F         F7           DCB12DR0         38         #         ACB02CR3         78         RW         RDI1RI         B8         RW         F8           DCB12DR1         39         W         ACB02CR0         79         RW         RDI1SVN         B9         RW         F9           DCB12DR2         3A         RW         ACB02CR2         7B         RW         RDI1SVN         B4         RW         F4           DCB12DR2         3A         RW         ACB02CR2         7B         RW         RDI1SVN         B4         RW         F4           DCB12CR0         3B         #         ACB02CR2         7B         RW         RDI1LT0         BB         RW         F8           DCB13DR0         3C         #         ACB03CR3         7C         RW         RDI1LT1         BC <td></td> <td>+</td>                                                                                                                |          |              |        |         |              |        |          |              |        |            |              | +        |
| DBB11DR2         36         RW         ACB01CR1         76         RW         RDI0RO1         B6         RW         F6           DBB11CR0         37         #         ACB01CR2         77         RW         B7         CPU_F         F7           DCB12DR0         38         #         ACB02CR3         78         RW         RDI1RI         B8         RW         F8           DCB12DR1         39         W         ACB02CR0         79         RW         RDI1SYN         B9         RW         F9           DCB12DR2         3A         RW         ACB02CR1         7A         RW         RDI1SYN         B9         RW         FA           DCB12DR2         3A         RW         ACB02CR2         7B         RW         RDI1IS         BA         RW         FA           DCB12DR0         3B         #         ACB02CR2         7B         RW         RDI1LT0         BB         RW         FB           DCB13DR0         3C         #         ACB03CR3         7C         RW         RDI1LT1         BC         RW         FC           DCB13DR1         3D         W         ACB03CR0         7D         RW         RDI1RO0         BD                                                                                                                                                                                                                                           | -        |              |        |         |              |        |          |              |        |            |              | +        |
| DBB11CR0         37         #         ACB01CR2         77         RW         B7         CPU_F         F7           DCB12DR0         38         #         ACB02CR3         78         RW         RD1RI         B8         RW         F8           DCB12DR1         39         W         ACB02CR0         79         RW         RD1SYN         B9         RW         F9           DCB12DR2         3A         RW         ACB02CR1         7A         RW         RD11S         BA         RW         FA           DCB12DR0         3B         #         ACB02CR2         7B         RW         RD11LT0         BB         RW         FB           DCB13DR0         3C         #         ACB03CR3         7C         RW         RD11LT1         BC         RW         FC           DCB13DR1         3D         W         ACB03CR0         7D         RW         RD11R00         BD         RW         FD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |              |        |         |              |        |          |              |        |            |              | +        |
| DCB12DR0         38         #         ACB02CR3         78         RW         RD11RI         B8         RW         F8           DCB12DR1         39         W         ACB02CR0         79         RW         RD1SYN         B9         RW         F9           DCB12DR2         3A         RW         ACB02CR1         7A         RW         RD11S         BA         RW         FA           DCB12DR2         3A         RW         ACB02CR2         7B         RW         RD11S         BA         RW         FA           DCB12CR0         3B         #         ACB02CR2         7B         RW         RD11LT0         BB         RW         FB           DCB13DR0         3C         #         ACB03CR3         7C         RW         RD11LT1         BC         RW         FC           DCB13DR1         3D         W         ACB03CR0         7D         RW         RD11R00         BD         RW         FD                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |              |        |         |              |        |          |              | 1110   | CPU F      |              | RL       |
| DCB12DR1         39         W         ACB02CR0         79         RW         RDI1SYN         B9         RW         F9           DCB12DR2         3A         RW         ACB02CR1         7A         RW         RDI1S         BA         RW         FA           DCB12CR0         3B         #         ACB02CR2         7B         RW         RDI1LTO         BB         RW         FB           DCB13DR0         3C         #         ACB03CR3         7C         RW         RDI1LT1         BC         RW         FC           DCB13DR1         3D         W         ACB03CR0         7D         RW         RDI1RO0         BD         RW         FD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |              |        |         |              |        |          |              | DW/    | 51 U_F     |              |          |
| DCB12DR2         3A         RW         ACB02CR1         7A         RW         RD11IS         BA         RW         FA           DCB12CR0         3B         #         ACB02CR2         7B         RW         RD11LT0         BB         RW         FB           DCB13DR0         3C         #         ACB03CR3         7C         RW         RD11LT1         BC         RW         FC           DCB13DR1         3D         W         ACB03CR0         7D         RW         RD11R00         BD         RW         FD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              |        |         |              |        |          |              |        |            |              | ───      |
| DCB12CR0         3B         #         ACB02CR2         7B         RW         RD1LT0         BB         RW         FB           DCB13DR0         3C         #         ACB03CR3         7C         RW         RD1LT1         BC         RW         FC           DCB13DR1         3D         W         ACB03CR0         7D         RW         RD1R00         BD         RW         FD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |              |        |         |              |        |          |              |        | l          |              | ───      |
| DCB13DR0         3C         #         ACB03CR3         7C         RW         RDI1LT1         BC         RW         FC           DCB13DR1         3D         W         ACB03CR0         7D         RW         RDI1R00         BD         RW         FD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              |        |         |              |        |          |              |        |            |              | ───      |
| DCB13DR1 3D W ACB03CR0 7D RW RDI1R00 BD RW FD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |              |        |         |              |        |          |              |        |            |              | ───      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |              |        |         |              |        |          |              |        |            |              | <u> </u> |
| IDCB13DRZ J3E IRW ACB03CR1 J7E IRW RDI1RO1 IBE IRW CPU_SCR1 IFE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |              |        |         |              |        |          |              |        |            |              | L        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |              |        |         |              |        | RDI1RO1  |              | RW     |            |              | #        |
| DCB13CR0     3F     #     ACB03CR2     7F     RW     BF     CPU_SCR0     FF       Blank fields are Reserved and should not be accessed.     # Access is bit specific.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              |        |         | 7F           | RW     |          |              |        | CPU_SCR0   | FF           | #        |



## Table 10. Register Map Bank 1 Table: Configuration Space

| Name               | Addr (1,Hex) | Access | Name                 | Addr (1,Hex) | Access | Name              | Addr (1,Hex) | Access | Name      | Addr (1,Hex) | Acces |
|--------------------|--------------|--------|----------------------|--------------|--------|-------------------|--------------|--------|-----------|--------------|-------|
| PRT0DM0            | 00           | RW     | DBB20FN              | 40           | RW     | ASC10CR0          | 80           | RW     | RDI2RI    | C0           | RW    |
| PRT0DM1            | 01           | RW     | DBB20IN              | 41           | RW     | ASC10CR1          | 81           | RW     | RDI2SYN   | C1           | RW    |
| PRT0IC0            | 02           | RW     | DBB20OU              | 42           | RW     | ASC10CR2          | 82           | RW     | RDI2IS    | C2           | RW    |
| PRT0IC1            | 03           | RW     |                      | 43           |        | ASC10CR3          | 83           | RW     | RDI2LT0   | C3           | RW    |
| PRT1DM0            | 04           | RW     | DBB21FN              | 44           | RW     | ASD11CR0          | 84           | RW     | RDI2LT1   | C4           | RW    |
| PRT1DM1            | 05           | RW     | DBB21IN              | 45           | RW     | ASD11CR1          | 85           | RW     | RDI2RO0   | C5           | RW    |
| PRT1IC0            | 06           | RW     | DBB21OU              | 46           | RW     | ASD11CR2          | 86           | RW     | RDI2RO1   | C6           | RW    |
| PRT1IC1            | 07           | RW     |                      | 47           |        | ASD11CR3          | 87           | RW     |           | C7           |       |
| PRT2DM0            | 08           | RW     | DCB22FN              | 48           | RW     | ASC12CR0          | 88           | RW     | RDI3RI    | C8           | RW    |
| PRT2DM1            | 09           | RW     | DCB22IN              | 49           | RW     | ASC12CR1          | 89           | RW     | RDI3SYN   | C9           | RW    |
| PRT2IC0            | 0A           | RW     | DCB22OU              | 4A           | RW     | ASC12CR2          | 8A           | RW     | RDI3IS    | CA           | RW    |
| PRT2IC1            | 0B           | RW     |                      | 4B           |        | ASC12CR3          | 8B           | RW     | RDI3LT0   | СВ           | RW    |
| PRT3DM0            | 0C           | RW     | DCB23FN              | 4C           | RW     | ASD13CR0          | 8C           | RW     | RDI3LT1   | CC           | RW    |
| PRT3DM1            | 0D           | RW     | DCB23IN              | 4D           | RW     | ASD13CR1          | 8D           | RW     | RDI3RO0   | CD           | RW    |
| PRT3IC0            | 0E           | RW     | DCB23OU              | 4E           | RW     | ASD13CR2          | 8E           | RW     | RDI3RO1   | CE           | RW    |
| PRT3IC1            | 0F           | RW     |                      | 4F           |        | ASD13CR3          | 8F           | RW     |           | CF           |       |
| PRT4DM0            | 10           | RW     | DBB30FN              | 50           | RW     | ASD20CR0          | 90           | RW     | GDI_O_IN  | D0           | RW    |
| PRT4DM1            | 11           | RW     | DBB30IN              | 51           | RW     | ASD20CR1          | 91           | RW     | GDI_E_IN  | D1           | RW    |
| PRT4IC0            | 12           | RW     | DBB30OU              | 52           | RW     | ASD20CR2          | 92           | RW     | GDI_O_OU  | D2           | RW    |
| PRT4IC1            | 13           | RW     |                      | 53           | 1      | ASD20CR3          | 93           | RW     | GDI_E_OU  | D3           | RW    |
| PRT5DM0            | 14           | RW     | DBB31FN              | 54           | RW     | ASC21CR0          | 94           | RW     |           | D4           | 1     |
| PRT5DM1            | 15           | RW     | DBB31IN              | 55           | RW     | ASC21CR1          | 95           | RW     |           | D5           | 1     |
| PRT5IC0            | 16           | RW     | DBB31OU              | 56           | RW     | ASC21CR2          | 96           | RW     |           | D6           | 1     |
| PRT5IC1            | 17           | RW     |                      | 57           | 1      | ASC21CR3          | 97           | RW     |           | D7           | 1     |
| PRT6DM0            | 18           | RW     | DCB32FN              | 58           | RW     | ASD22CR0          | 98           | RW     |           | D8           | 1     |
| PRT6DM1            | 19           | RW     | DCB32IN              | 59           | RW     | ASD22CR1          | 99           | RW     |           | D9           |       |
| PRT6IC0            | 1A           | RW     | DCB32OU              | 5A           | RW     | ASD22CR2          | 9A           | RW     |           | DA           |       |
| PRT6IC1            | 1B           | RW     |                      | 5B           |        | ASD22CR3          | 9B           | RW     |           | DB           |       |
| PRT7DM0            | 1C           | RW     | DCB33FN              | 5C           | RW     | ASC23CR0          | 9C           | RW     |           | DC           |       |
| PRT7DM1            | 1D           | RW     | DCB33IN              | 5D           | RW     | ASC23CR1          | 9D           | RW     | OSC_GO_EN | DD           | RW    |
| PRT7IC0            | 1E           | RW     | DCB33OU              | 5E           | RW     | ASC23CR2          | 9E           | RW     | OSC_CR4   | DE           | RW    |
| PRT7IC1            | 1F           | RW     |                      | 5F           |        | ASC23CR3          | 9F           | RW     | OSC_CR3   | DF           | RW    |
| DBB00FN            | 20           | RW     | CLK_CR0              | 60           | RW     |                   | A0           |        | OSC_CR0   | E0           | RW    |
| DBB00IN            | 21           | RW     | CLK_CR1              | 61           | RW     |                   | A1           |        | OSC_CR1   | E1           | RW    |
| DBB00OU            | 22           | RW     | ABF_CR0              | 62           | RW     |                   | A2           |        | OSC_CR2   | E2           | RW    |
|                    | 23           |        | AMD_CR0              | 63           | RW     |                   | A3           |        | VLT_CR    | E3           | RW    |
| DBB01FN            | 24           | RW     |                      | 64           |        |                   | A4           |        | VLT_CMP   | E4           | R     |
| DBB01IN            | 25           | RW     |                      | 65           |        |                   | A5           |        | _         | E5           |       |
| DBB01OU            | 26           | RW     | AMD_CR1              | 66           | RW     |                   | A6           |        |           | E6           |       |
|                    | 27           |        | ALT_CR0              | 67           | RW     |                   | A7           |        | DEC_CR2   | E7           | RW    |
| DCB02FN            | 28           | RW     | ALT_CR1              | 68           | RW     |                   | A8           |        | IMO_TR    | E8           | W     |
| DCB02IN            | 29           | RW     | CLK_CR2              | 69           | RW     |                   | A9           |        | ILO_TR    | E9           | W     |
| DCB02OU            | 2A           | RW     |                      | 6A           |        |                   | AA           |        | BDG TR    | EA           | RW    |
|                    | 2B           |        | ł                    | 6B           |        |                   | AB           |        | ECO_TR    | EB           | w     |
| DCB03FN            | 2C           | RW     | TMP_DR0              | 6C           | RW     |                   | AC           |        |           | EC           | +     |
| DCB03IN            | 2D           | RW     | TMP_DR1              | 6D           | RW     |                   | AD           |        | ł         | ED           | +     |
| DCB03OU            | 2E           | RW     | TMP_DR2              | 6E           | RW     |                   | AE           |        |           | EE           |       |
|                    | 2F           |        | TMP_DR3              | 6F           | RW     |                   | AF           |        |           | EF           |       |
| DBB10FN            | 30           | RW     | ACB00CR3             | 70           | RW     | RDIORI            | B0           | RW     | ł         | F0           | +     |
| DBB10IN            | 31           | RW     | ACB00CR0             | 70           | RW     | RDIOSYN           | B1           | RW     | l         | F1           |       |
| DBB100U            | 32           | RW     | ACB00CR1             | 72           | RW     | RDIOIS            | B2           | RW     | ł         | F2           | +     |
|                    | 33           |        | ACB00CR2             | 72           | RW     | RDI0LT0           | B3           | RW     | l         | F3           |       |
| DBB11FN            | 34           | RW     | ACB00CR2<br>ACB01CR3 | 73           | RW     | RDI0LT1           | B3           | RW     |           | F3<br>F4     |       |
| DBB111N            | 35           | RW     | ACB01CR0             | 75           | RW     | RDI0RO0           | B5           | RW     |           | F5           |       |
| DBB110U            | 36           | RW     | ACB01CR1             | 76           | RW     | RDI0R01           | B6           | RW     |           | F6           |       |
|                    | 30           |        | ACB01CR1<br>ACB01CR2 | 77           | RW     |                   | B7           |        | CPU F     | F7           | RL    |
| DCB12FN            | 38           | RW     | ACB01CR2<br>ACB02CR3 | 78           | RW     | RDI1RI            | B8           | RW     | <u> </u>  | F8           |       |
|                    | 30           | RW     | ACB02CR3<br>ACB02CR0 | 78           | RW     | RDITRI            | B9           | RW     |           | F0<br>F9     |       |
| DCB12IN<br>DCB12OU | 39<br>3A     | RW     | ACB02CR0<br>ACB02CR1 | 79<br>7A     | RW     | RDITSTN           | B9<br>BA     | RW     | FLS PR1   | F9<br>FA     | RW    |
| 0001200            | 3A<br>3B     | 17.66  |                      | 7A<br>7B     | RW     | RDI1IS<br>RDI1LT0 | BB           | RW     | I'LO_FKI  | FA<br>FB     | NVV   |
|                    |              | D\\/   | ACB02CR2             |              |        | -                 |              |        | l         |              |       |
| DCB13FN            | 3C           | RW     | ACB03CR3             | 7C           | RW     | RDI1LT1           | BC           | RW     |           | FC           | ļ     |
| DCB13IN            | 3D           | RW     | ACB03CR0             | 7D           | RW     | RDI1RO0           | BD           | RW     |           | FD           |       |
| DCB13OU            | 3E           | RW     | ACB03CR1             | 7E           | RW     | RDI1RO1           | BE           | RW     | CPU_SCR1  | FE           | #     |
|                    | 3F           | 1      | ACB03CR2             | 7F           | RW     |                   | BF           | 1      | CPU_SCR0  | FF           | #     |

Document Number: 38-12013 Rev. AC



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C29x66 PSoC device. For the most up-to-date electrical specifications, confirm that you have the most recent datasheet by going to the web at http://www.cypress.com.

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Refer to Table 29 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode.

## Figure 10. Voltage versus CPU Frequency

### Figure 11. IMO Frequency Options



## **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

### Table 11. Absolute Maximum Ratings

| Symbol                | Description                                                   | Min                     | Тур | Max                     | Unit  | Notes                                                                                                                                                                                                        |
|-----------------------|---------------------------------------------------------------|-------------------------|-----|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>      | Storage temperature                                           | -55                     | 25  | +100                    | °C    | Higher storage temperatures<br>reduce data retention time.<br>Recommended storage temper-<br>ature is +25 °C ± 25 °C. Extended<br>duration storage temperatures<br>higher than 65 °C degrade<br>reliability. |
| T <sub>BAKETEMP</sub> | Bake temperature                                              | -                       | 125 | See<br>package<br>label | °C    |                                                                                                                                                                                                              |
| T <sub>BAKETIME</sub> | Bake time                                                     | See<br>package<br>label | _   | 72                      | Hours |                                                                                                                                                                                                              |
| T <sub>A</sub>        | Ambient temperature with power applied                        | -40                     | -   | +85                     | °C    |                                                                                                                                                                                                              |
| V <sub>DD</sub>       | Supply voltage on $V_{DD}$ relative to $V_{SS}$               | -0.5                    | _   | +6.0                    | V     |                                                                                                                                                                                                              |
| V <sub>IO</sub>       | DC input voltage                                              | $V_{SS} - 0.5$          | _   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                                              |
| V <sub>IOZ</sub>      | DC voltage applied to tristate                                | $V_{SS} - 0.5$          | _   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                                              |
| I <sub>MIO</sub>      | Maximum current into any port pin                             | -25                     | _   | +50                     | mA    |                                                                                                                                                                                                              |
| I <sub>MAIO</sub>     | Maximum current into any port pin configured as analog driver | -50                     | -   | +50                     | mA    |                                                                                                                                                                                                              |
| ESD                   | Electrostatic discharge voltage                               | 2000                    | _   | -                       | V     | Human body model ESD.                                                                                                                                                                                        |
| LU                    | Latch-up current                                              | -                       | _   | 200                     | mA    |                                                                                                                                                                                                              |



## **Operating Temperature**

## Table 12. Operating Temperature

| Symbol         | Description          | Min | Тур | Max  | Unit | Notes                                                                                                                                                                                           |
|----------------|----------------------|-----|-----|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient temperature  | -40 | -   | +85  | °C   |                                                                                                                                                                                                 |
| Тј             | Junction temperature | -40 | _   | +100 | °C   | The temperature rise from<br>ambient to junction is package<br>specific. See "Thermal<br>Impedances" on page 53. You<br>must limit the power<br>consumption to comply with this<br>requirement. |

## **DC Electrical Characteristics**

### DC Chip-Level Specifications

Table 13 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

## Table 13. DC Chip-Level Specifications

| Symbol                          | Description                                                                                                           | Min  | Тур | Max  | Unit<br>s | Notes                                                                                                                                                                   |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-----|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> <sup>[14]</sup> | Supply voltage                                                                                                        | 3.00 | -   | 5.25 | V         | See DC POR, SMP, and LVD Specifications on page 38.                                                                                                                     |
| I <sub>DD</sub>                 | Supply current                                                                                                        | -    | 8   | 14   | mA        | Conditions are 5.0 V, $T_A = 25 \text{ °C}$ , CPU = 3 MHz,<br>SYSCLK doubler disabled, VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 0.366 kHz.                              |
| I <sub>DD3</sub>                | Supply current                                                                                                        | -    | 5   | 9    | mA        | Conditions are $V_{DD} = 3.3 \text{ V}$ , $T_A = 25 \text{ °C}$ , CPU = 3 MHz,<br>SYSCLK doubler disabled, VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 0.366 kHz.          |
| I <sub>DDP</sub>                | Supply current when IMO = 6 MHz using SLIMO mode.                                                                     | -    | 2   | 3    | mA        | Conditions are $V_{DD} = 3.3 \text{ V}$ , $T_A = 25 \text{ °C}$ , $CPU = 0.75 \text{ MHz}$ , SYSCLK doubler disabled, VC1 = 0.375 MHz, VC2 = 23.44 kHz, VC3 = 0.09 kHz. |
| I <sub>SB</sub>                 | Sleep (Mode) current with POR, LVD, sleep timer, WDT, and internal slow oscillator active.                            | -    | 3   | 10   | μA        | Conditions are with internal slow speed oscillator, $V_{DD}$ = 3.3 V, -40 °C ≤ $T_A$ ≤ 55 °C.                                                                           |
| I <sub>SBH</sub>                | Sleep (Mode) current with POR, LVD, sleep timer, WDT, and internal slow oscillator active.                            | -    | 4   | 25   | μA        | Conditions are with internal slow speed oscillator, V_DD = 3.3 V, 55 °C < T_A $\leq$ 85 °C.                                                                             |
| I <sub>SBXTL</sub>              | Sleep (Mode) current with POR, LVD, sleep timer, WDT, internal slow oscillator, and 32 kHz crystal oscillator active. | -    | 4   | 12   | μA        | Conditions are with properly loaded, 1 $\mu W$ max, 32.768 kHz crystal. V _DD = 3.3 V, -40 °C $\leq$ T _A $\leq$ 55 °C.                                                 |
| I <sub>SBXTLH</sub>             | Sleep (Mode) current with POR, LVD, sleep timer, WDT, and 32 kHz crystal oscillator active.                           | _    | 5   | 27   | μA        | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. V <sub>DD</sub> = 3.3 V, 55 °C < T <sub>A</sub> $\leq$ 85 °C.                                   |
| V <sub>REF</sub>                | Reference voltage (Bandgap)                                                                                           | 1.28 | 1.3 | 1.32 | V         | Trimmed for appropriate V <sub>DD</sub> .                                                                                                                               |

Note

14. Errata: When V<sub>DD</sub> of the device is pulled below ground just before power-on; the first read from each 8K Flash bank may be corrupted apart from flash bank 0. This an be solved by doing a dummy read from each flash bank prior to use of the Flash banks. For more information, see Errata on page 63.



## DC GPIO Specifications

Table 14 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

## Table 14. DC GPIO Specifications

| Symbol           | Description                       | Min                   | Тур | Max  | Unit | Notes                                                                                                                                                                                                                                                                                                                                 |
|------------------|-----------------------------------|-----------------------|-----|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up resistor                  | 4                     | 5.6 | 8    | kΩ   |                                                                                                                                                                                                                                                                                                                                       |
| R <sub>PD</sub>  | Pull-down resistor                | 4                     | 5.6 | 8    | kΩ   |                                                                                                                                                                                                                                                                                                                                       |
| V <sub>OH</sub>  | High output level                 | V <sub>DD</sub> – 1.0 | _   | -    | V    | $ \begin{split} I_{OH} &= 10 \text{ mA},  V_{DD} = 4.75 \text{ to } 5.25 \text{ V} \text{ (8 total loads,} \\ 4 \text{ on even port pins (for example, P0[2], P1[4]),} \\ 4 \text{ on odd port pins (for example, P0[3], P1[5])).} \\ 80 \text{ mA maximum combined } I_{OH} \text{ budget.} \end{split} $                            |
| V <sub>OL</sub>  | Low output level                  | -                     | _   | 0.75 | V    | $ \begin{array}{l} I_{OL} = 25 \ \text{mA}, \ V_{DD} = 4.75 \ \text{to} \ 5.25 \ \text{V} \ (\text{8 total loads}, \\ \text{4 on even port pins} \ (\text{for example, P0[2], P1[4]}), \\ \text{4 on odd port pins} \ (\text{for example, P0[3], P1[5]})). \\ \text{150 mA maximum combined } \ I_{OL} \ \text{budget}. \end{array} $ |
| I <sub>ОН</sub>  | High level source current         | 10                    | -   | -    | mA   | $V_{OH}$ = $V_{DD}$ – 1.0 V, see the limitations of the total current in the note for $V_{OH}$                                                                                                                                                                                                                                        |
| I <sub>OL</sub>  | Low level sink current            | 25                    | _   | -    | mA   | $V_{OL}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$                                                                                                                                                                                                                                                  |
| V <sub>IL</sub>  | Input low level                   | -                     | -   | 0.8  | V    | V <sub>DD</sub> = 3.0 to 5.25                                                                                                                                                                                                                                                                                                         |
| V <sub>IH</sub>  | Input high level                  | 2.1                   | -   | -    | V    | V <sub>DD</sub> = 3.0 to 5.25                                                                                                                                                                                                                                                                                                         |
| V <sub>H</sub>   | Input hysteresis                  | -                     | 60  | -    | mV   |                                                                                                                                                                                                                                                                                                                                       |
| I <sub>IL</sub>  | Input leakage (absolute value)    | -                     | 1   | -    | nA   | Gross tested to 1 µA.                                                                                                                                                                                                                                                                                                                 |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -                     | 3.5 | 10   | pF   | Package and pin dependent. Temp = 25 °C.                                                                                                                                                                                                                                                                                              |
| C <sub>OUT</sub> | Capacitive load on pins as output | -                     | 3.5 | 10   | pF   | Package and pin dependent. Temp = 25 °C.                                                                                                                                                                                                                                                                                              |



## DC Operational Amplifier Specifications

Table 15 and Table 16 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Cap PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Typical parameters apply to 5 V at 25 °C and are for design guidance only.

| Symbol              | Description                                                                                                                  | Min                    | Тур          | Max                                      | Unit     | Notes                                                                                                                    |
|---------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>   | Input offset voltage (absolute value)<br>Power = Low, Opamp bias = Low                                                       | _                      | 1.6          | 10                                       | mV       |                                                                                                                          |
|                     | Power = Low, Opamp bias = High                                                                                               | -                      | 1.6<br>1.6   | 10<br>10                                 | mV<br>mV |                                                                                                                          |
|                     | Power = Medium, Opamp bias = Low<br>Power = Medium, Opamp bias = High                                                        | _                      | 1.6          | 10                                       | mV       |                                                                                                                          |
|                     | Power = High, Opamp bias = Low                                                                                               | _                      | 1.6          | 10                                       | mV       |                                                                                                                          |
|                     | Power = High, Opamp bias = High                                                                                              | -                      | 1.6          | 10                                       | mV       |                                                                                                                          |
| TCV <sub>OSOA</sub> | Average input offset voltage drift                                                                                           | -                      | 4            | 23                                       | µV/°C    |                                                                                                                          |
| EBOA                | Input leakage current (port 0 analog pins)                                                                                   | -                      | 200          | _                                        | pА       | Gross tested to 1 µA                                                                                                     |
| C <sub>INOA</sub>   | Input capacitance (port 0 analog pins)                                                                                       | _                      | 4.5          | 9.5                                      | pF       | Package and pin dependent.<br>Temp = 25 °C                                                                               |
| СМОА                | Common mode voltage range (All cases,<br>except Power = High, Opamp bias = High)<br>Common mode voltage range (Power = High, | 0                      | _            | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5 | V        | The common-mode input voltage range<br>is measured through an analog output<br>buffer.<br>The specification includes the |
|                     | Opamp bias = High)                                                                                                           | 0.0                    |              |                                          | v        | limitations imposed by the<br>characteristics of the analog output<br>buffer.                                            |
| CMR-<br>ROA         | Common mode rejection ratio                                                                                                  | 60                     | -            | -                                        | dB       |                                                                                                                          |
| GOLOA               | Open loop gain                                                                                                               | 80                     | -            | -                                        | dB       |                                                                                                                          |
| VOHIG-<br>HOA       | High output voltage swing (internal signals)                                                                                 | V <sub>DD</sub> – 0.01 | -            | _                                        | V        |                                                                                                                          |
| VOLO-<br>WOA        | Low output voltage swing (internal signals)                                                                                  | _                      | -            | 0.1                                      | V        |                                                                                                                          |
| ISOA                | Supply current (including associated AGND buffer)                                                                            |                        |              |                                          |          |                                                                                                                          |
|                     | Power = Low, Opamp bias = Low                                                                                                | -                      | 150          | 200                                      | μA       |                                                                                                                          |
|                     | Power = Low, Opamp bias = High                                                                                               | -                      | 300          | 400                                      | μA       |                                                                                                                          |
|                     | Power = Medium, Opamp bias = Low                                                                                             | -                      | 600          | 800                                      | μA       |                                                                                                                          |
|                     | Power = Medium, Opamp bias = High<br>Power = High, Opamp bias = Low                                                          | _                      | 1200<br>2400 | 1600<br>3200                             | μA<br>μA |                                                                                                                          |
|                     | Power = High, Opamp bias = Low<br>Power = High, Opamp bias = High                                                            | _                      | 4600         | 6400                                     | μA       |                                                                                                                          |
| PSR-<br>ROA         | Supply voltage rejection ratio                                                                                               | 67                     | 80           | -                                        | dB       |                                                                                                                          |

### Table 15. 5-V DC Operational Amplifier Specifications



## Table 16. 3.3-V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                                                                           | Min                        | Тур                                    | Max                                    | Unit                       | Notes                                                                                                                                                                                                  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------------|----------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input offset voltage (absolute value)<br>Power = Low, Opamp bias = Low<br>Power = Low, Opamp bias = High<br>Power = Medium, Opamp bias = Low                                                                                                                          | -<br>-<br>-                | 1.4<br>1.4<br>1.4                      | 10<br>10<br>10                         | mV<br>mV<br>mV             | Power = High, Opamp bias = High setting is not allowed for $3.3 \text{ V} \text{V}_{\text{DD}}$ operation.                                                                                             |
|                      | Power = Medium, Opamp bias = High<br>Power = High, Opamp bias = Low<br>Power = High, Opamp bias = High                                                                                                                                                                | -<br>-<br>-                | 1.4<br>1.4<br>-                        | 10<br>10<br>-                          | mV<br>mV<br>mV             |                                                                                                                                                                                                        |
| TCV <sub>OSOA</sub>  | Average input offset voltage drift                                                                                                                                                                                                                                    | -                          | 7                                      | 40                                     | µV/°C                      |                                                                                                                                                                                                        |
| EBOA                 | Input leakage current (port 0 analog pins)                                                                                                                                                                                                                            | -                          | 200                                    | -                                      | pА                         | Gross tested to 1 µA.                                                                                                                                                                                  |
| C <sub>INOA</sub>    | Input capacitance (port 0 analog pins)                                                                                                                                                                                                                                | -                          | 4.5                                    | 9.5                                    | pF                         | Package and pin dependent.<br>Temp = 25 °C                                                                                                                                                             |
| СМОА                 | Common mode voltage range                                                                                                                                                                                                                                             | 0                          | _                                      | V <sub>DD</sub>                        | V                          | The common-mode input voltage range<br>is measured through an analog output<br>buffer.<br>The specification includes the limitations<br>imposed by the characteristics of the<br>analog output buffer. |
| CMRR <sub>OA</sub>   | Common mode rejection ratio                                                                                                                                                                                                                                           | 60                         | -                                      | -                                      | dB                         |                                                                                                                                                                                                        |
| G <sub>OLOA</sub>    | Open loop gain                                                                                                                                                                                                                                                        | 80                         | -                                      | -                                      | dB                         |                                                                                                                                                                                                        |
| V <sub>OHIGHOA</sub> | High output voltage swing (internal signals)                                                                                                                                                                                                                          | V <sub>DD</sub> – 0.01     | -                                      | -                                      | V                          |                                                                                                                                                                                                        |
| V <sub>OLOWOA</sub>  | Low output voltage swing (internal signals)                                                                                                                                                                                                                           | -                          | -                                      | 0.01                                   | V                          |                                                                                                                                                                                                        |
| I <sub>SOA</sub>     | Supply current<br>(including associated AGND buffer)<br>Power = Low, Opamp bias = Low<br>Power = Low, Opamp bias = High<br>Power = Medium, Opamp bias = Low<br>Power = Medium, Opamp bias = High<br>Power = High, Opamp bias = Low<br>Power = High, Opamp bias = High | -<br>-<br>-<br>-<br>-<br>- | 150<br>300<br>600<br>1200<br>2400<br>- | 200<br>400<br>800<br>1600<br>3200<br>– | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | Power = High, Opamp bias = High<br>setting is not allowed for 3.3 V V <sub>DD</sub><br>operation.                                                                                                      |
| PSRR <sub>OA</sub>   | Supply voltage rejection ratio                                                                                                                                                                                                                                        | 54                         | 80                                     | _                                      | dB                         | $V_{SS} \leq V_{IN} \leq (V_{DD} - 2.25) \text{ or} \\ (V_{DD} - 1.25 \text{ V}) \leq V_{IN} \leq V_{DD}$                                                                                              |

### DC Low-Power Comparator Specifications

Table 17 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq T_A \leq 85$  °C, 3.0 V to 3.6 V and –40 °C  $\leq T_A \leq 85$  °C, or 2.4 V to 3.0 V and –40 °C  $\leq T_A \leq 85$  °C, respectively. Typical parameters apply to 5 V at 25 °C and are for design guidance only.

| Table 17. | DC Low-Power | Comparator | Specifications |
|-----------|--------------|------------|----------------|
|-----------|--------------|------------|----------------|

| Symbol              | Description                                        | Min | Тур | Max                 | Unit |
|---------------------|----------------------------------------------------|-----|-----|---------------------|------|
| V <sub>REFLPC</sub> | Low-power comparator (LPC) reference voltage range | 0.2 | -   | V <sub>DD</sub> – 1 | V    |
| I <sub>SLPC</sub>   | LPC supply current                                 | -   | 10  | 40                  | μΑ   |
| V <sub>OSLPC</sub>  | LPC voltage offset                                 | -   | 2.5 | 30                  | mV   |



## DC Analog Output Buffer Specifications

Table 18 and Table 19 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

| Table 18. | 5-V DC Analog | g Output Buffer | Specifications |
|-----------|---------------|-----------------|----------------|
|-----------|---------------|-----------------|----------------|

| Symbol               | Description                                                                                                                                                                   | Min                                                        | Тур                             | Max                                                        | Unit                 | Notes                                                                                              |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------|------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------|
| V <sub>OSOB</sub>    | Input offset voltage (absolute value)<br>Power = Low, Opamp bias = Low<br>Power = Low, Opamp bias = High<br>Power = High, Opamp bias = Low<br>Power = High, Opamp bias = High | -<br>-<br>-<br>-                                           | 3.2<br>3.2<br>3.2<br>3.2<br>3.2 | 18<br>18<br>18<br>18<br>18                                 | mV<br>mV<br>mV<br>mV |                                                                                                    |
| TCV <sub>OSOB</sub>  | Average input offset voltage drift                                                                                                                                            | -                                                          | 5.5                             | 26                                                         | µV/°C                |                                                                                                    |
| V <sub>CMOB</sub>    | Common-mode input voltage range                                                                                                                                               | 0.5                                                        | -                               | V <sub>DD</sub> – 1.0                                      | V                    |                                                                                                    |
| R <sub>OUTOB</sub>   | Output resistance<br>Power = Low<br>Power = High                                                                                                                              |                                                            |                                 | 1<br>1                                                     | $\Omega \Omega$      |                                                                                                    |
| V <sub>OHIGHOB</sub> | High output voltage swing<br>(Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = Low<br>Power = High                                                                            | 0.5 × V <sub>DD</sub> + 1.3<br>0.5 × V <sub>DD</sub> + 1.3 |                                 |                                                            | V<br>V               |                                                                                                    |
| V <sub>OLOWOB</sub>  | Low output voltage swing<br>(Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = Low<br>Power = High                                                                             |                                                            |                                 | 0.5 × V <sub>DD</sub> – 1.3<br>0.5 × V <sub>DD</sub> – 1.3 | V<br>V               |                                                                                                    |
| I <sub>SOB</sub>     | Supply current including bias cell (no load)<br>Power = Low<br>Power = High                                                                                                   |                                                            | 1.1<br>2.6                      | 2<br>5                                                     | mA<br>mA             |                                                                                                    |
| PSRR <sub>OB</sub>   | Supply voltage rejection ratio                                                                                                                                                | 40                                                         | 64                              |                                                            | dB                   |                                                                                                    |
| CL                   | Load capacitance                                                                                                                                                              | -                                                          | -                               | 200                                                        | pF                   | This specification<br>applies to the<br>external circuit<br>driven by the analog<br>output buffer. |



## Table 19. 3.3-V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                                                                                                                   | Min                                                        | Тур                  | Max                                                        | Unit                             | Notes                                                                                                 |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------|
| V <sub>OSOB</sub>    | Input offset voltage (absolute value)<br>Power = Low, Opamp bias = Low<br>Power = Low, Opamp bias = High<br>Power = High, Opamp bias = Low<br>Power = High, Opamp bias = High | -<br>-<br>-<br>-                                           | 3.2<br>3.2<br>6<br>6 | 20<br>20<br>25<br>25                                       | mV<br>mV<br>mV<br>mV             | High power setting<br>is not<br>recommended.                                                          |
| TCV <sub>OSOB</sub>  | Average input offset voltage drift<br>Power = Low, Opamp bias = Low<br>Power = Low, Opamp bias = High<br>Power = High, Opamp bias = Low<br>Power = High, Opamp bias = High    | -<br>-<br>-<br>-                                           | 8<br>8<br>12<br>12   | 32<br>32<br>41<br>41                                       | μV/°C<br>μV/°C<br>μV/°C<br>μV/°C | High power setting<br>is not<br>recommended.                                                          |
| V <sub>CMOB</sub>    | Common-mode input voltage range                                                                                                                                               | 0.5                                                        | -                    | V <sub>DD</sub> – 1.0                                      | V                                |                                                                                                       |
| R <sub>OUTOB</sub>   | Output resistance<br>Power = Low<br>Power = High                                                                                                                              |                                                            |                      | 10<br>10                                                   | W<br>W                           |                                                                                                       |
| V <sub>OHIGHOB</sub> | High output voltage swing<br>(Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = Low<br>Power = High                                                                            | 0.5 × V <sub>DD</sub> + 1.0<br>0.5 × V <sub>DD</sub> + 1.0 |                      |                                                            | V<br>V                           |                                                                                                       |
| V <sub>OLOWOB</sub>  | Low output voltage swing<br>(Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = Low<br>Power = High                                                                             |                                                            |                      | 0.5 × V <sub>DD</sub> – 1.0<br>0.5 × V <sub>DD</sub> – 1.0 | V<br>V                           |                                                                                                       |
| I <sub>SOB</sub>     | Supply current including bias cell (no load)<br>Power = Low<br>Power = High                                                                                                   |                                                            | 0.8<br>2.0           | 1<br>5                                                     | mA<br>mA                         |                                                                                                       |
| PSRR <sub>OB</sub>   | Supply voltage rejection ratio                                                                                                                                                | 60                                                         | 64                   | -                                                          | dB                               |                                                                                                       |
| CL                   | Load capacitance                                                                                                                                                              | _                                                          | -                    | 200                                                        | pF                               | This specification<br>applies to the<br>external circuit<br>driven by the<br>analog output<br>buffer. |



## DC Switch Mode Pump Specifications

Table 20 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

| Table 20. DC Switch Mode Pump (SMP) Specifications | Table 20. | DC Switch | Mode Pump | (SMP) S | Specifications |
|----------------------------------------------------|-----------|-----------|-----------|---------|----------------|
|----------------------------------------------------|-----------|-----------|-----------|---------|----------------|

| Symbol                                   | Description                                                                                                                       | Min    | Тур  | Мах  | Unit            | Notes                                                                                                                                                                                                                                  |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------|------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>PUMP</sub> 5 V                    | 5 V output voltage at $V_{DD}$ from pump                                                                                          | 4.75   | 5.0  | 5.25 | V               | Configured as in Note 15. Average,<br>neglecting ripple. SMP trip voltage<br>is set to 5.0 V                                                                                                                                           |
| V <sub>PUMP</sub> 3 V                    | 3 V output voltage at $V_{DD}$ from pump                                                                                          | 3.00   | 3.25 | 3.60 | V               | Configured as in Note 15. Average,<br>neglecting ripple. SMP trip voltage<br>is set to 3.25 V                                                                                                                                          |
| I <sub>PUMP</sub>                        | Available output current $V_{BAT} = 1.5 \text{ V}, V_{PUMP} = 3.25 \text{ V}$ $V_{BAT} = 1.8 \text{ V}, V_{PUMP} = 5.0 \text{ V}$ | 8<br>5 |      |      | mA<br>mA        | Configured as in Note 15<br>SMP trip voltage is set to 3.25 V<br>SMP trip voltage is set to 5.0 V                                                                                                                                      |
| V <sub>BAT</sub> 5 V                     | Input voltage range from battery                                                                                                  | 1.8    | -    | 5.0  | V               | Configured as in Note 15. SMP trip voltage is set to 5.0 V                                                                                                                                                                             |
| V <sub>BAT</sub> 3 V                     | Input voltage range from battery                                                                                                  | 1.0    | -    | 3.3  | V               | Configured as in Note 15. SMP trip voltage is set to 3.25 V                                                                                                                                                                            |
| V <sub>BATSTART</sub>                    | Minimum input voltage from battery to start pump                                                                                  | 1.2    | -    | _    | V               | Configured as in Note 15.0 °C $\leq$ T <sub>A</sub> $\leq$ 100. 1.25 V at T <sub>A</sub> = -40 °C                                                                                                                                      |
| $\Delta V_{PUMP\_Line}$                  | Line regulation (over V <sub>BAT</sub> range)                                                                                     | _      | 5    | _    | %V <sub>O</sub> | Configured as in Note 15. V <sub>O</sub> is the<br>"V <sub>DD</sub> Value for PUMP Trip" specified<br>by the VM[2:0] setting in the DC<br>POR and LVD Specification,<br>Table 26, "DC POR, SMP, and LVD<br>Specifications," on page 38 |
| $\Delta V_{PUMP\_Load}$                  | Load regulation                                                                                                                   | -      | 5    | -    | %V <sub>O</sub> | Configured as in Note 15. V <sub>O</sub> is the<br>"V <sub>DD</sub> Value for PUMP Trip" specified<br>by the VM[2:0] setting in Table 26,<br>"DC POR, SMP, and LVD Specifica-<br>tions," on page 38                                    |
| $\Delta V_{\text{PUMP}_{\text{Ripple}}}$ | Output voltage ripple (depends on capacitor/load)                                                                                 | _      | 100  | _    | mVpp            | Configured as in Note 15. Load is 5 mA                                                                                                                                                                                                 |
| E <sub>3</sub>                           | Efficiency                                                                                                                        | 35     | 50   | _    | %               | Configured as in Note 15. Load is<br>5 mA. SMP trip voltage is set to<br>3.25 V                                                                                                                                                        |
| F <sub>PUMP</sub>                        | Switching frequency                                                                                                               | -      | 1.4  | _    | MHz             |                                                                                                                                                                                                                                        |
| DC <sub>PUMP</sub>                       | Switching duty cycle                                                                                                              | -      | 50   | _    | %               |                                                                                                                                                                                                                                        |



## Figure 12. Basic Switch Mode Pump Circuit



#### DC Analog Reference Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \le \text{TA} \le 85 \text{ °C}$ , or 3.0 V to 3.6 V and  $-40 \text{ °C} \le \text{TA} \le 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

The guaranteed specifications for RefHI and RefLO are measured through the analog continuous time PSoC blocks. The power levels for RefHI and RefLO refer to the analog reference control register. AGND is measured at P2[4] in AGND bypass mode. Each analog continuous time PSoC block adds a maximum of 10 mV additional offset error to guaranteed AGND specifications from the local AGND buffer. Reference control power can be set to medium or high unless otherwise noted.

**Note** Avoid using P2[4] for digital signaling when using an analog resource that depends on the analog reference. Some coupling of the digital signal may appear on the AGND.

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings         | Symbol             | Reference | Description                  | Min                        | Тур                        | Max                        | Unit |
|--------------------------|-------------------------------------|--------------------|-----------|------------------------------|----------------------------|----------------------------|----------------------------|------|
|                          | RefPower = High                     | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.228 | V <sub>DD</sub> /2 + 1.290 | V <sub>DD</sub> /2 + 1.352 | V    |
|                          | Opamp bias = High                   | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2           | V <sub>DD</sub> /2 – 0.078 | V <sub>DD</sub> /2 – 0.007 | $V_{DD}/2 + 0.063$         | V    |
|                          |                                     | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.336 | V <sub>DD</sub> /2 – 1.295 | V <sub>DD</sub> /2 – 1.250 | V    |
|                          | RefPower = High                     | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.224 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.356 | V    |
|                          | Opamp bias = Low                    | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2           | $V_{DD}/2 - 0.056$         | V <sub>DD</sub> /2 - 0.005 | $V_{DD}/2 + 0.043$         | V    |
| 06000                    |                                     | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.338 | V <sub>DD</sub> /2 - 1.298 | V <sub>DD</sub> /2 - 1.255 | V    |
| 00000                    | RefPower = Med<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.356 | V    |
|                          |                                     | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2           | V <sub>DD</sub> /2 – 0.057 | V <sub>DD</sub> /2 - 0.006 | $V_{DD}/2 + 0.044$         | V    |
|                          |                                     | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.337 | V <sub>DD</sub> /2 - 1.298 | V <sub>DD</sub> /2 - 1.256 | V    |
|                          | RefPower = Med                      | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.294 | V <sub>DD</sub> /2 + 1.359 | V    |
|                          | Opamp bias = Low                    | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2           | $V_{DD}/2 - 0.047$         | V <sub>DD</sub> /2 - 0.004 | $V_{DD}/2 + 0.035$         | V    |
|                          |                                     | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.338 | V <sub>DD</sub> /2 – 1.299 | V <sub>DD</sub> /2 – 1.258 | V    |



## Table 21. 5-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             | Reference | Description                                                                            | Min                        | Тур                        | Max                        | Unit |
|--------------------------|--------------------------------------|--------------------|-----------|----------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|------|
|                          | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V)                        | P2[4] + P2[6] -<br>0.085   | P2[4] + P2[6] -<br>0.016   | P2[4] + P2[6]<br>+ 0.044   | V    |
| 0b001                    |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                                                                  | P2[4]                      | P2[4]                      | P2[4]                      | -    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V)                        | P2[4] – P2[6] –<br>0.022   | P2[4] – P2[6] +<br>0.010   | P2[4]-P2[6]+<br>0.055      | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub> | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V)                        | P2[4] + P2[6] -<br>0.077   | P2[4] + P2[6] -<br>0.010   | P2[4] + P2[6]<br>+ 0.051   | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                                                                  | P2[4]                      | P2[4]                      | P2[4]                      | -    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | $\begin{array}{l} P2[4] - P2[6] \\ (P2[4] = V_{DD}/2, \\ P2[6] = 1.3 \ V) \end{array}$ | P2[4] – P2[6] –<br>0.022   | P2[4] – P2[6] +<br>0.005   | P2[4]-P2[6]+<br>0.039      | V    |
|                          | RefPower = Med<br>Opamp bias = High  | V <sub>REFHI</sub> | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V)                        | P2[4] + P2[6] -<br>0.070   | P2[4] + P2[6] -<br>0.010   | P2[4] + P2[6]<br>+ 0.050   | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                                                                  | P2[4]                      | P2[4]                      | P2[4]                      | _    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V)                        | P2[4] – P2[6] –<br>0.022   | P2[4] – P2[6] +<br>0.005   | P2[4]-P2[6]+<br>0.039      | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>REFHI</sub> | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V)                        | P2[4] + P2[6] -<br>0.070   | P2[4] + P2[6] -<br>0.007   | P2[4] + P2[6]<br>+ 0.054   | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                                                                  | P2[4]                      | P2[4]                      | P2[4]                      | -    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | $\begin{array}{l} P2[4]-P2[6] \\ (P2[4]=V_{DD}/2, \\ P2[6]=1.3 V) \end{array}$         | P2[4] – P2[6] –<br>0.022   | P2[4] – P2[6] +<br>0.002   | P2[4]-P2[6]+<br>0.032      | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                                                        | V <sub>DD</sub> – 0.037    | V <sub>DD</sub> – 0.009    | V <sub>DD</sub>            | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                                                     | V <sub>DD</sub> /2-0.061   | V <sub>DD</sub> /2 - 0.006 | $V_{DD}/2 + 0.047$         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                                                        | V <sub>SS</sub>            | V <sub>SS</sub> + 0.007    | V <sub>SS</sub> + 0.028    | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                                                        | V <sub>DD</sub> - 0.039    | V <sub>DD</sub> – 0.006    | V <sub>DD</sub>            | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                                                     | V <sub>DD</sub> /2-0.049   | V <sub>DD</sub> /2 - 0.005 | $V_{DD}/2 + 0.036$         | V    |
| 05010                    |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                                                        | V <sub>SS</sub>            | V <sub>SS</sub> + 0.005    | V <sub>SS</sub> + 0.019    | V    |
| 0b010                    | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                                                        | V <sub>DD</sub> – 0.037    | V <sub>DD</sub> – 0.007    | V <sub>DD</sub>            | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                                                     | V <sub>DD</sub> /2 - 0.054 | V <sub>DD</sub> /2 - 0.005 | V <sub>DD</sub> /2 + 0.041 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                                                        | V <sub>SS</sub>            | V <sub>SS</sub> + 0.006    | V <sub>SS</sub> + 0.024    | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                                                        | V <sub>DD</sub> - 0.042    | V <sub>DD</sub> – 0.005    | V <sub>DD</sub>            | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                                                     | V <sub>DD</sub> /2-0.046   | V <sub>DD</sub> /2 - 0.004 | $V_{DD}/2 + 0.034$         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                                                        | V <sub>SS</sub>            | V <sub>SS</sub> + 0.004    | V <sub>SS</sub> + 0.017    | V    |



| Table 21. | 5-V DC Analog | Reference | Specifications | (continued) |
|-----------|---------------|-----------|----------------|-------------|
|-----------|---------------|-----------|----------------|-------------|

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             | Reference | Description                               | Min           | Тур           | Max           | Unit |
|--------------------------|--------------------------------------|--------------------|-----------|-------------------------------------------|---------------|---------------|---------------|------|
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                               | 3.788         | 3.891         | 3.986         | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.500         | 2.604         | 2.699         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | Bandgap                                   | 1.257         | 1.306         | 1.359         | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                               | 3.792         | 3.893         | 3.982         | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.518         | 2.602         | 2.692         | V    |
| 0b011                    |                                      | V <sub>REFLO</sub> | Ref Low   | Bandgap                                   | 1.256         | 1.302         | 1.354         | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                               | 3.795         | 3.894         | 3.993         | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.516         | 2.603         | 2.698         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | Bandgap                                   | 1.256         | 1.303         | 1.353         | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                               | 3.792         | 3.895         | 3.986         | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.522         | 2.602         | 2.685         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | Bandgap                                   | 1.255         | 1.301         | 1.350         | V    |
|                          | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap +<br>P2[6] (P2[6] =<br>1.3 V) | 2.495 + P2[6] | 2.586 + P2[6] | 2.657 + P2[6] | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.502         | 2.604         | 2.719         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap –<br>P2[6] (P2[6] =<br>1.3 V) | 2.531 – P2[6] | 2.611 – P2[6] | 2.681 – P2[6] | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap +<br>P2[6] (P2[6] =<br>1.3 V) | 2.500 + P2[6] | 2.591 + P2[6] | 2.662 + P2[6] | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.519         | 2.602         | 2.693         | V    |
| 05100                    |                                      | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap –<br>P2[6] (P2[6] =<br>1.3 V) | 2.530 – P2[6] | 2.605 – P2[6] | 2.666 – P2[6] | V    |
| 0b100                    | RefPower = Med<br>Opamp bias = High  | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap +<br>P2[6] (P2[6] =<br>1.3 V) | 2.503 + P2[6] | 2.592 + P2[6] | 2.662 + P2[6] | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.517         | 2.603         | 2.698         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap –<br>P2[6] (P2[6] =<br>1.3 V) | 2.529 – P2[6] | 2.606 – P2[6] | 2.665 – P2[6] | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap +<br>P2[6] (P2[6] =<br>1.3 V) | 2.505 + P2[6] | 2.594 + P2[6] | 2.665 + P2[6] | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.525         | 2.602         | 2.685         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap –<br>P2[6] (P2[6] =<br>1.3 V) | 2.528 – P2[6] | 2.603 – P2[6] | 2.661 – P2[6] | V    |



## Table 21. 5-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             | Reference | Description                                     | Min             | Тур                     | Max                     | Unit |
|--------------------------|--------------------------------------|--------------------|-----------|-------------------------------------------------|-----------------|-------------------------|-------------------------|------|
|                          | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.222   | P2[4] + 1.290           | P2[4] + 1.343           | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.331   | P2[4] – 1.295           | P2[4] – 1.254           | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.226   | P2[4] + 1.293           | P2[4] + 1.347           | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | _    |
| 0b101                    |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.331   | P2[4] – 1.298           | P2[4] – 1.259           | V    |
| 00101                    | RefPower = Med<br>Opamp bias = High  | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.227   | P2[4] + 1.294           | P2[4] + 1.347           | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | _    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.331   | P2[4] – 1.298           | P2[4] – 1.259           | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.228   | P2[4] + 1.295           | P2[4] + 1.349           | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | _    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.332   | P2[4] – 1.299           | P2[4] - 1.260           | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap                                     | 2.535           | 2.598                   | 2.644                   | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.227           | 1.305                   | 1.398                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.009 | V <sub>SS</sub> + 0.038 | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap                                     | 2.530           | 2.598                   | 2.643                   | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.244           | 1.303                   | 1.370                   | V    |
| 0b110                    |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.005 | V <sub>SS</sub> + 0.024 | V    |
| 00110                    | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap                                     | 2.532           | 2.598                   | 2.644                   | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.239           | 1.304                   | 1.380                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.026 | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap                                     | 2.528           | 2.598                   | 2.645                   | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.249           | 1.302                   | 1.362                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.018 | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.041           | 4.155                   | 4.234                   | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 1.998           | 2.083                   | 2.183                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.010 | V <sub>SS</sub> + 0.038 | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.047           | 4.153                   | 4.236                   | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.012           | 2.082                   | 2.157                   | V    |
| 0b111                    |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.024 | V    |
| 00111                    | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.049           | 4.154                   | 4.238                   | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.008           | 2.083                   | 2.165                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.026 | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.047           | 4.154                   | 4.238                   | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.016           | 2.081                   | 2.150                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.018 | V    |



## Table 22. 3.3-V DC Analog Reference Specifications

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             | Reference | Description                       | Min                           | Тур                           | Max                           | Unit |
|--------------------------|--------------------------------------|--------------------|-----------|-----------------------------------|-------------------------------|-------------------------------|-------------------------------|------|
|                          |                                      | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Band-<br>Gap | V <sub>DD</sub> /2 +<br>1.225 | V <sub>DD</sub> /2 +<br>1.292 | V <sub>DD</sub> /2 +<br>1.361 | V    |
|                          | RefPower = High<br>Opamp bias = High | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                | V <sub>DD</sub> /2 –<br>0.067 | V <sub>DD</sub> /2 –<br>0.002 | V <sub>DD</sub> /2 +<br>0.063 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Band-<br>Gap | V <sub>DD</sub> /2 –<br>1.35  | V <sub>DD</sub> /2 –<br>1.293 | V <sub>DD</sub> /2 –<br>1.210 | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Band-<br>Gap | V <sub>DD</sub> /2 +<br>1.218 | V <sub>DD</sub> /2 +<br>1.294 | V <sub>DD</sub> /2 +<br>1.370 | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                | V <sub>DD</sub> /2 –<br>0.038 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 +<br>0.035 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Band-<br>Gap | V <sub>DD</sub> /2 –<br>1.329 | V <sub>DD</sub> /2 –<br>1.296 | V <sub>DD</sub> /2 –<br>1.259 | V    |
| 06000                    | RefPower = Med<br>Opamp bias = High  | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Band-<br>Gap | V <sub>DD</sub> /2 +<br>1.221 | V <sub>DD</sub> /2 +<br>1.294 | V <sub>DD</sub> /2 +<br>1.366 | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                | V <sub>DD</sub> /2 –<br>0.050 | V <sub>DD</sub> /2 –<br>0.002 | V <sub>DD</sub> /2 +<br>0.046 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Band-<br>Gap | V <sub>DD</sub> /2 –<br>1.331 | V <sub>DD</sub> /2 –<br>1.296 | V <sub>DD</sub> /2 –<br>1.260 | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Band-<br>Gap | V <sub>DD</sub> /2 +<br>1.226 | V <sub>DD</sub> /2 +<br>1.295 | V <sub>DD</sub> /2 +<br>1.365 | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                | V <sub>DD</sub> /2 –<br>0.028 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 +<br>0.025 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Band-<br>Gap | V <sub>DD</sub> /2 –<br>1.329 | V <sub>DD</sub> /2 –<br>1.297 | V <sub>DD</sub> /2 –<br>1.262 | V    |



## Table 22. 3.3-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             | Reference | Description                                                        | Min                         | Тур                         | Max                         | Unit |
|--------------------------|--------------------------------------|--------------------|-----------|--------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|------|
|                          |                                      | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] =<br>0.5 V)   | P2[4] +<br>P2[6] –<br>0.098 | P2[4] +<br>P2[6] –<br>0.018 | P2[4] +<br>P2[6] +<br>0.055 | V    |
|                          | RefPower = High<br>Opamp bias = High | V <sub>AGND</sub>  | AGND      | P2[4]                                                              | P2[4]                       | P2[4]                       | P2[4]                       | -    |
|                          | epanip sas rigi                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] =<br>0.5 V) | P2[4] –<br>P2[6] –<br>0.055 | P2[4] –<br>P2[6] +<br>0.013 | P2[4] –<br>P2[6] +<br>0.086 | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] =<br>0.5 V) | P2[4] +<br>P2[6] -<br>0.082 | P2[4] +<br>P2[6] –<br>0.011 | P2[4] +<br>P2[6] +<br>0.050 | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>AGND</sub>  | AGND      | P2[4]                                                              | P2[4]                       | P2[4]                       | P2[4]                       | -    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] =<br>0.5 V) | P2[4] –<br>P2[6] –<br>0.037 | P2[4] –<br>P2[6] +<br>0.006 | P2[4] –<br>P2[6] +<br>0.054 | V    |
| 0b001                    | RefPower = Med<br>Opamp bias = High  | V <sub>REFHI</sub> | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] =<br>0.5 V) | P2[4] +<br>P2[6] –<br>0.079 | P2[4] +<br>P2[6] –<br>0.012 | P2[4] +<br>P2[6] +<br>0.047 | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                                              | P2[4]                       | P2[4]                       | P2[4]                       | -    |
|                          | e panipana ang mg                    | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] =<br>0.5 V)   | P2[4] –<br>P2[6] –<br>0.038 | P2[4] –<br>P2[6] +<br>0.006 | P2[4] –<br>P2[6] +<br>0.057 | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] =<br>0.5 V)   | P2[4] +<br>P2[6] –<br>0.080 | P2[4] +<br>P2[6] –<br>0.008 | P2[4] +<br>P2[6] +<br>0.055 | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>AGND</sub>  | AGND      | P2[4]                                                              | P2[4]                       | P2[4]                       | P2[4]                       | -    |
|                          | Opamp bias = Low                     | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] =<br>0.5 V)   | P2[4] –<br>P2[6] –<br>0.032 | P2[4] –<br>P2[6] +<br>0.003 | P2[4] –<br>P2[6] +<br>0.042 | V    |



| Table 22. 3.3-V DC Analog Reference Specifications (continue) | ued) |
|---------------------------------------------------------------|------|
|---------------------------------------------------------------|------|

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings                  | Symbol             | Reference | Description        | Min                           | Тур                           | Max                           | Unit |
|--------------------------|----------------------------------------------|--------------------|-----------|--------------------|-------------------------------|-------------------------------|-------------------------------|------|
| 0Ь010                    | RefPower = High<br>Opamp bias = High         | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>    | V <sub>DD</sub> - 0.06        | V <sub>DD</sub> – 0.010       | V <sub>DD</sub>               | V    |
|                          |                                              | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.05  | V <sub>DD</sub> /2 –<br>0.002 | V <sub>DD</sub> /2 +<br>0.040 | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | Vss                | Vss                           | Vss + 0.009                   | Vss + 0.056                   | V    |
|                          | RefPower = High<br>Opamp bias = Low          | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>    | V <sub>DD</sub> - 0.060       | $V_{DD} - 0.006$              | V <sub>DD</sub>               | V    |
|                          |                                              | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.028 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 +<br>0.025 | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | Vss                | Vss                           | Vss + 0.005                   | Vss + 0.034                   | V    |
|                          | RefPower = Med<br>Opamp bias = High          | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>    | V <sub>DD</sub> – 0.058       | V <sub>DD</sub> – 0.008       | V <sub>DD</sub>               | V    |
|                          |                                              | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.037 | V <sub>DD</sub> /2 –<br>0.002 | V <sub>DD</sub> /2 +<br>0.033 | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | Vss                | Vss                           | Vss + 0.007                   | Vss + 0.046                   | V    |
|                          | RefPower = Med<br>Opamp bias = Low           | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>    | V <sub>DD</sub> – 0.057       | V <sub>DD</sub> – 0.006       | V <sub>DD</sub>               | V    |
|                          |                                              | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.025 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 +<br>0.022 | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | Vss                | Vss                           | Vss + 0.004                   | Vss + 0.030                   | V    |
| 0b011                    | All power settings.<br>Not allowed for 3.3 V | -                  | -         | _                  | _                             | _                             | _                             | -    |
| 0b100                    | All power settings.<br>Not allowed for 3.3 V | -                  | _         | _                  | _                             | -                             | _                             | -    |



## Table 22. 3.3-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings                   | Symbol             | Reference | Description                                          | Min              | Тур              | Max              | Unit |
|--------------------------|-----------------------------------------------|--------------------|-----------|------------------------------------------------------|------------------|------------------|------------------|------|
| 0b101                    | RefPower = High<br>Opamp bias = High          | V <sub>REFHI</sub> | Ref High  | P2[4] + Band-<br>Gap (P2[4] =<br>V <sub>DD</sub> /2) | P2[4] +<br>1.213 | P2[4] +<br>1.291 | P2[4] +<br>1.367 | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | P2[4]                                                | P2[4]            | P2[4]            | P2[4]            | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | P2[4] – Band-<br>Gap (P2[4] =<br>V <sub>DD</sub> /2) | P2[4] –<br>1.333 | P2[4] –<br>1.294 | P2[4] –<br>1.208 | V    |
|                          | RefPower = High<br>Opamp bias = Low           | V <sub>REFHI</sub> | Ref High  | P2[4] + Band-<br>Gap (P2[4] =<br>V <sub>DD</sub> /2) | P2[4] +<br>1.217 | P2[4] +<br>1.294 | P2[4] +<br>1.368 | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | P2[4]                                                | P2[4]            | P2[4]            | P2[4]            | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | P2[4] – Band-<br>Gap (P2[4] =<br>V <sub>DD</sub> /2) | P2[4] –<br>1.320 | P2[4] –<br>1.296 | P2[4] –<br>1.261 | V    |
|                          | RefPower = Med<br>Opamp bias = High           | V <sub>REFHI</sub> | Ref High  | P2[4] + Band-<br>Gap (P2[4] =<br>V <sub>DD</sub> /2) | P2[4] +<br>1.217 | P2[4] +<br>1.294 | P2[4] +<br>1.369 | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | P2[4]                                                | P2[4]            | P2[4]            | P2[4]            | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | P2[4] – Band-<br>Gap (P2[4] =<br>V <sub>DD</sub> /2) | P2[4] –<br>1.322 | P2[4] –<br>1.297 | P2[4] –<br>1.262 | V    |
|                          | RefPower = Med<br>Opamp bias = Low            | V <sub>REFHI</sub> | Ref High  | P2[4] + Band-<br>Gap (P2[4] =<br>V <sub>DD</sub> /2) | P2[4] +<br>1.219 | P2[4] +<br>1.295 | P2[4] + 1.37     | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | P2[4]                                                | P2[4]            | P2[4]            | P2[4]            | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | P2[4] – Band-<br>Gap (P2[4] =<br>V <sub>DD</sub> /2) | P2[4] –<br>1.324 | P2[4] –<br>1.297 | P2[4] –<br>1.262 | V    |
| 0b110                    | RefPower = High<br>Opamp bias = High          | V <sub>REFHI</sub> | Ref High  | 2 × BandGap                                          | 2.507            | 2.598            | 2.698            | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | BandGap                                              | 1.203            | 1.307            | 1.424            | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | Vss                                                  | Vss              | Vss + 0.012      | Vss + 0.067      | V    |
|                          | RefPower = High<br>Opamp bias = Low           | V <sub>REFHI</sub> | Ref High  | 2 × BandGap                                          | 2.516            | 2.598            | 2.683            | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | BandGap                                              | 1.241            | 1.303            | 1.376            | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | Vss                                                  | Vss              | Vss + 0.007      | Vss + 0.040      | V    |
|                          | RefPower = Med<br>Opamp bias = High           | V <sub>REFHI</sub> | Ref High  | 2 × BandGap                                          | 2.510            | 2.599            | 2.693            | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | BandGap                                              | 1.240            | 1.305            | 1.374            | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | Vss                                                  | Vss              | Vss + 0.008      | Vss + 0.048      | V    |
|                          | RefPower = Med<br>Opamp bias = Low            | V <sub>REFHI</sub> | Ref High  | 2 × BandGap                                          | 2.515            | 2.598            | 2.683            | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | BandGap                                              | 1.258            | 1.302            | 1.355            | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | Vss                                                  | Vss              | Vss + 0.005      | Vss + 0.03       | V    |
| 0b111                    | All power settings.<br>Not allowed for 3.3 V. | -                  | -         | -                                                    | -                | -                | -                | -    |



#### DC Analog External Reference Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 23. 5-V DC Analog External Reference Specifications

| Reference | Description                                                         | Min   | Тур   | Мах   | Unit |
|-----------|---------------------------------------------------------------------|-------|-------|-------|------|
| Ref Low   | Ref Low = P2[4] – P2[6] (P2[4] = $V_{CC}/2$ , P2[6] = 1.3 V)        | 1.12  | 1.221 | 1.28  | V    |
| AGND      | $AGND = P2[4] (P2[4] = V_{CC}/2)$                                   | 2.487 | 2.499 | 2.513 | V    |
| Ref High  | Ref Low = P2[4] + P2[6] (P2[4] = V <sub>CC</sub> /2, P2[6] = 1.3 V) | 3.67  | 3.759 | 3.93  | V    |

#### Table 24. 3.3-V DC Analog External Reference Specifications

| Reference | Description                                                         | Min   | Тур   | Max   | Unit |
|-----------|---------------------------------------------------------------------|-------|-------|-------|------|
| Ref Low   | Ref Low = P2[4] – P2[6] (P2[4] = V <sub>CC</sub> /2, P2[6] = 1.3 V) | 0.29  | 0.371 | 0.41  | V    |
| AGND      | $AGND = P2[4] (P2[4] = V_{CC}/2)$                                   | 1.642 | 1.649 | 1.658 | V    |
| Ref High  | Ref Low = P2[4] + P2[6] (P2[4] = V <sub>CC</sub> /2, P2[6] = 1.3 V) | _     | 2.916 | _     | V    |

#### DC Analog PSoC Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq T_A \leq 85$  °C, or 3.0 V to 3.6 V and -40 °C  $\leq T_A \leq 85$  °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 25. DC Analog PSoC Block Specifications

| Symbol          | Description                           | Min | Тур  | Max | Unit | Notes |
|-----------------|---------------------------------------|-----|------|-----|------|-------|
| R <sub>CT</sub> | Resistor unit value (continuous time) | _   | 12.2 | -   | kΩ   |       |
| C <sub>SC</sub> | Capacitor unit value (switch cap)     | -   | 80   | -   | fF   |       |



#### DC POR, SMP, and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0

V to 3.6 V and –40 °C  $\leq$   $T_A$   $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 26. DC POR, SMP, and LVD Specifications

| Symbol                                                                        | Description                                                                                                                                                                                                                        | Min                                                          | Тур                                                          | Max                                                                                          | Units                                   | Notes |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------|-------|
| V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub>             | $V_{DD}$ value for PPOR trip (positive ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                                                        | -                                                            | 2.91<br>4.39<br>4.55                                         | -                                                                                            | V<br>V<br>V                             |       |
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>                | $V_{DD}$ value for PPOR trip (negative ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                                                        | -                                                            | 2.82<br>4.39<br>4.55                                         | -                                                                                            | V<br>V<br>V                             |       |
| V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub>                      | PPOR hysteresis<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                                                                                     |                                                              | 92<br>0<br>0                                                 |                                                                                              | mV<br>mV<br>mV                          |       |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD5<br>VLVD6<br>VLVD7 | $\begin{array}{l} V_{DD} \mbox{ value for LVD trip} \\ VM[2:0] = 000b \\ VM[2:0] = 001b \\ VM[2:0] = 010b \\ VM[2:0] = 011b \\ VM[2:0] = 100b \\ VM[2:0] = 101b \\ VM[2:0] = 110b \\ VM[2:0] = 111b \end{array}$                   | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[16]</sup><br>3.08<br>3.20<br>4.08<br>4.57<br>4.74 <sup>[17]</sup><br>4.82<br>4.91 | >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>> |       |
| Vpumpo<br>Vpump1<br>Vpump2<br>Vpump3<br>Vpump4<br>Vpump5<br>Vpump6<br>Vpump7  | $\begin{array}{l} V_{DD} \mbox{ value for SMP trip} \\ VM[2:0] = 000b \\ VM[2:0] = 001b \\ VM[2:0] = 010b \\ VM[2:0] = 011b \\ VM[2:0] = 101b \\ VM[2:0] = 101b \\ VM[2:0] = 110b \\ VM[2:0] = 110b \\ VM[2:0] = 111b \end{array}$ | 2.96<br>3.03<br>3.18<br>4.11<br>4.55<br>4.63<br>4.72<br>4.90 | 3.02<br>3.10<br>3.25<br>4.19<br>4.64<br>4.73<br>4.82<br>5.00 | 3.08<br>3.16<br>3.32<br>4.28<br>4.74<br>4.82<br>4.91<br>5.10                                 | V<br>V<br>V<br>V<br>V<br>V<br>V<br>V    |       |

#### Notes

Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.
 Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.



#### DC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C ≤ T<sub>A</sub> ≤ 85 °C, or 3.0 V to 3.6 V and -40 °C ≤ T<sub>A</sub> ≤ 85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Table 27. DC Programming Specifications

| Symbol                | Description                                                                     | Min                    | Тур | Max                    | Units | Notes                                                                                            |
|-----------------------|---------------------------------------------------------------------------------|------------------------|-----|------------------------|-------|--------------------------------------------------------------------------------------------------|
| V <sub>DDP</sub>      | V <sub>DD</sub> for programming and erase                                       | 4.5                    | 5   | 5.5                    | V     | This specification applies<br>to the functional<br>requirements of external<br>programmer tools. |
| V <sub>DDLV</sub>     | Low V <sub>DD</sub> for verify                                                  | 3                      | 3.1 | 3.2                    | V     | This specification applies<br>to the functional<br>requirements of external<br>programmer tools. |
| V <sub>DDHV</sub>     | High V <sub>DD</sub> for verify                                                 | 5.1                    | 5.2 | 5.3                    | V     | This specification applies<br>to the functional<br>requirements of external<br>programmer tools. |
| V <sub>DDIWRITE</sub> | Supply voltage for flash write operation                                        | 3.15                   |     | 5.25                   | V     | This specification applies<br>to this device when it is<br>executing internal flash<br>writes.   |
| I <sub>DDP</sub>      | Supply current during programming or verify                                     | -                      | 10  | 30                     | mA    |                                                                                                  |
| V <sub>ILP</sub>      | Input low voltage during programming or verify                                  | -                      | -   | 0.8                    | V     |                                                                                                  |
| V <sub>IHP</sub>      | Input high voltage during programming or verify                                 | 2.2                    | -   | -                      | V     |                                                                                                  |
| I <sub>ILP</sub>      | Input current when applying Vilp to P1[0] or P1[1] during programming or verify | -                      | -   | 0.2                    | mA    | Driving internal pull-down resistor                                                              |
| I <sub>IHP</sub>      | Input current when applying Vihp to P1[0] or P1[1] during programming or verify | -                      | -   | 1.5                    | mA    | Driving internal pull-down resistor                                                              |
| V <sub>OLV</sub>      | Output low voltage during programming or verify                                 | -                      | -   | V <sub>SS</sub> + 0.75 | V     |                                                                                                  |
| V <sub>OHV</sub>      | Output high voltage during programming or verify                                | V <sub>DD</sub> – 1.0  | -   | V <sub>DD</sub>        | V     |                                                                                                  |
| Flash <sub>ENPB</sub> | Flash endurance (per block)                                                     | 50,000 <sup>[18]</sup> | Ι   | -                      | -     | Erase/write cycles per block                                                                     |
| Flash <sub>ENT</sub>  | Flash endurance (total) <sup>[19]</sup>                                         | 1,800,000              | -   | -                      | -     | Erase/write cycles                                                                               |
| Flash <sub>DR</sub>   | Flash data retention                                                            | 10                     | -   | -                      | Years |                                                                                                  |

#### $DC l^2C$ Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

### Table 28. DC I<sup>2</sup>C Specifications

| Parameter                          | Description      | Min                 | Тур | Max                   | Units | Notes                            |
|------------------------------------|------------------|---------------------|-----|-----------------------|-------|----------------------------------|
| V <sub>ILI2C</sub> <sup>[20]</sup> | Input low level  | -                   | -   | 0.3 × V <sub>DD</sub> | V     | $3.0~V \leq V_{DD} \leq 3.6~V$   |
|                                    |                  | -                   | -   | $0.25 \times V_{DD}$  | V     | $4.75~V \leq V_{DD} \leq 5.25~V$ |
| V <sub>IHI2C</sub> <sup>[20]</sup> | Input high level | $0.7 \times V_{DD}$ | -   | -                     | V     | $3.0~V \leq V_{DD} \leq 5.25~V$  |
| V <sub>OLI2C</sub>                 | Output low level | -                   | -   | 0.4                   | V     | at sink current of 3 mA          |
|                                    |                  | _                   | -   | 0.6                   | V     | at sink current of 6 mA          |

Notes

single block ever sees more than 50,000 cycles).

For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing.
 Refer to the Flash APIs application note Design Aids – Reading and Writing PSoC<sup>®</sup> Flash – AN2015 for more information.
 All GPIOs meet the DC GPIO V<sub>IL</sub> and V<sub>IH</sub> specifications found in the DC GPIO specifications sections. The I<sup>2</sup>C GPIO pins also meet the mentioned specs.

<sup>18.</sup> The 50,000 cycle flash endurance per block is only guaranteed if the flash is operating within one voltage range. Voltage ranges are 3.0 V to 3.6 V and 4.75 V to 5.25 V. 19. A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36 x 1 blocks of 50,000 maximum cycles each, 36 x 2 blocks of 25,000 maximum cycles each, or 36 x 4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36 x 50,000 and that no



### **AC Electrical Characteristics**

#### AC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , or 3.0 V to 3.6 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Note See the individual user module datasheets for information on maximum frequencies for user modules.

#### Table 29. AC Chip-Level Specifications

| Symbol                             | Description                                                | Min    | Тур    | Max                      | Units | Notes                                                                                                                                                                                                                                                                                                     |
|------------------------------------|------------------------------------------------------------|--------|--------|--------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO24</sub> <sup>[21]</sup> | Internal main oscillator (IMO)<br>frequency for 24 MHz     | 22.8   | 24     | 25.2 <sup>[22,23]</sup>  | MHz   | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 11 on page 21. SLIMO Mode = 0.                                                                                                                                                                                                   |
| F <sub>IMO6</sub>                  | IMO frequency for 6 MHz                                    | 5.5    | 6      | 6.5 <sup>[22,23]</sup>   | MHz   | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 11 on page 21. SLIMO Mode = 1.                                                                                                                                                                                                   |
| F <sub>CPU1</sub>                  | CPU frequency (5 V Nominal)                                | 0.0914 | 24     | 25.2 <sup>[22]</sup>     | MHz   | SLIMO Mode = 0.                                                                                                                                                                                                                                                                                           |
| F <sub>CPU2</sub>                  | CPU frequency (3.3 V Nominal)                              | 0.0914 | 12     | 12.6 <sup>[23]</sup>     | MHz   | SLIMO Mode = 0.                                                                                                                                                                                                                                                                                           |
| F <sub>48M</sub>                   | Digital PSoC block frequency                               | 0      | 48     | 50.4 <sup>[22,24]</sup>  | MHz   | Refer to AC Digital Block Specifications on page 45.                                                                                                                                                                                                                                                      |
| F <sub>24M</sub>                   | Digital PSoC block frequency                               | 0      | 24     | 25.2 <sup>[24]</sup>     | MHz   |                                                                                                                                                                                                                                                                                                           |
| F <sub>32K1</sub>                  | Internal low speed oscillator<br>frequency                 | 15     | 32     | 64                       | kHz   |                                                                                                                                                                                                                                                                                                           |
| F <sub>32K2</sub>                  | External crystal oscillator                                | -      | 32.768 | -                        | kHz   | Accuracy is capacitor and crystal dependent. 50% duty cycle                                                                                                                                                                                                                                               |
| F <sub>32K_U</sub>                 | Internal low speed oscillator (ILO)<br>untrimmed frequency | 5      | _      | 100                      | kHz   | After a reset and before the M8C starts to<br>run, the ILO is not trimmed. See the System<br>Resets section of the PSoC Technical<br>Reference Manual for details on this timing                                                                                                                          |
| F <sub>PLL</sub>                   | PLL frequency                                              | -      | 23.986 | -                        | MHz   | A multiple (x732) of crystal frequency                                                                                                                                                                                                                                                                    |
| T <sub>PLLSLEW</sub>               | PLL lock time                                              | 0.5    | -      | 10                       | ms    |                                                                                                                                                                                                                                                                                                           |
| T <sub>PLLSLEWLOW</sub>            | PLL lock time for low gain setting                         | 0.5    | -      | 50                       | ms    |                                                                                                                                                                                                                                                                                                           |
| T <sub>OS</sub>                    | External crystal oscillator startup to 1%                  | -      | 250    | 500                      | ms    |                                                                                                                                                                                                                                                                                                           |
| T <sub>OSACC</sub>                 | External crystal oscillator startup to 100 ppm             | _      | 300    | 600                      | ms    | The crystal oscillator frequency is within 100 ppm of its final value by the end of the T <sub>OSACC</sub> period. Correct operation assumes a properly loaded 1 $\mu$ W maximum drive level 32.768 kHz crystal.<br>3.0 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C. |
| T <sub>XRST</sub>                  | External reset pulse width                                 | 10     | -      | -                        | μS    |                                                                                                                                                                                                                                                                                                           |
| DC24M                              | 24 MHz duty cycle                                          | 40     | 50     | 60                       | %     |                                                                                                                                                                                                                                                                                                           |
| DC <sub>ILO</sub>                  | Internal low speed oscillator duty cycle                   | 20     | 50     | 80                       | %     |                                                                                                                                                                                                                                                                                                           |
| Step24M                            | 24 MHz trim step size                                      | -      | 50     | _                        | kHz   |                                                                                                                                                                                                                                                                                                           |
| Fout48M                            | 48 MHz output frequency                                    | 45.6   | 48.0   | 50.4 <sup>[22, 23]</sup> | MHz   | Trimmed. Using factory trim values                                                                                                                                                                                                                                                                        |
| F <sub>MAX</sub>                   | Maximum frequency of signal on row input or row output.    | -      | -      | 12.3                     | MHz   |                                                                                                                                                                                                                                                                                                           |

Notes

- 22. 4.75 V < V<sub>DD</sub> < 5.25 V.
- 23.3.0 V <  $V_{DD}$  < 3.6 V. See application note Adjusting PSoC<sup>®</sup> Trims for 3.3 V and 2.7 V Operation AN2012 for information on trimming for operation at 3.3 V. 24. See the individual user module datasheets for information on maximum frequencies for user modules

<sup>21.</sup> Errata: When the device is operated within 0 °C to 70 °C, the frequency tolerance is reduced to ±2.5%, but if operated at extreme temperature (below 0 °C or above 70 °C), frequency tolerance deviates from ±2.5% to ±5%. For more information, see Errata on page 63.



#### Table 29. AC Chip-Level Specifications (continued)

| Symbol                               | Description                                        | Min | Тур | Max  | Units | Notes                                                                                   |
|--------------------------------------|----------------------------------------------------|-----|-----|------|-------|-----------------------------------------------------------------------------------------|
| SR <sub>POWER_UP</sub>               | Power supply slew rate                             | -   | -   | 250  | V/ms  | V <sub>DD</sub> slew rate during power-up                                               |
| T <sub>POWERUP</sub> <sup>[25]</sup> | Time from end of POR to CPU executing code         | _   | 16  | 100  | ms    | Power-up from 0 V. See the System Resets section of the PSoC Technical Reference Manual |
| tjit_IMO <sup>[26]</sup>             | 24 MHz IMO cycle-to-cycle jitter<br>(RMS)          | -   | 200 | 700  | ps    | N = 32                                                                                  |
|                                      | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | -   | 300 | 900  |       |                                                                                         |
|                                      | 24 MHz IMO period jitter (RMS)                     | -   | 100 | 400  |       |                                                                                         |
| tjit_PLL <sup>[26]</sup>             | 24 MHz IMO cycle-to-cycle jitter<br>(RMS)          | -   | 200 | 800  | ps    | N = 32                                                                                  |
|                                      | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | -   | 300 | 1200 | ]     |                                                                                         |
|                                      | 24 MHz IMO period jitter (RMS)                     | -   | 100 | 700  | 1     |                                                                                         |









Notes

 <sup>25.</sup> Errata: When V<sub>DD</sub> of the device is pulled below ground just before power-on; the first read from each 8K Flash bank may be corrupted apart from Flash bank 0. This can be solved by doing a dummy read from each Flash bank prior to use of the Flash banks. For more information, see Errata on page 63.
 26. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information.



#### AC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq T_A \leq 85$  °C, or 3.0 V to 3.6 V and -40 °C  $\leq T_A \leq 85$  °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 30. AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max  | Unit | Notes                                        |
|-------------------|----------------------------------------------|-----|-----|------|------|----------------------------------------------|
| F <sub>GPIO</sub> | GPIO operating frequency                     | 0   | -   | 12.3 | MHz  | Normal strong mode                           |
| tRiseF            | Rise time, normal strong mode, Cload = 50 pF | 3   | -   | 18   | ns   | V <sub>DD</sub> = 4.75 to 5.25 V, 10% to 90% |
| tFallF            | Fall time, normal strong mode, Cload = 50 pF | 2   | -   | 18   | ns   | V <sub>DD</sub> = 4.75 to 5.25 V, 10% to 90% |
| tRiseS            | Rise time, slow strong mode, Cload = 50 pF   | 10  | 27  | -    | ns   | V <sub>DD</sub> = 3 to 5.25 V, 10% to 90%    |
| tFallS            | Fall time, slow strong mode, Cload = 50 pF   | 10  | 22  | _    | ns   | V <sub>DD</sub> = 3 to 5.25 V, 10% to 90%    |



#### Figure 16. GPIO Timing Diagram

#### AC Operational Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Settling times, slew rates, and gain bandwidth are based on the analog continuous time PSoC block.

Power = High and Opamp bias = High is not supported at 3.3 V.

| Table 31. | 5-V AC | <b>Operational Am</b> | plifier Specifications |
|-----------|--------|-----------------------|------------------------|
|-----------|--------|-----------------------|------------------------|

| Symbol            | Description                                                                                                                                                                    | Min                | Тур         | Max                 | Unit                 |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|---------------------|----------------------|
| t <sub>ROA</sub>  | Rising settling time to 0.1% for a 1 V step (10 pF load, unity gain)<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High<br>Power = High, Opamp bias = High  | <br>               | _<br>_<br>_ | 3.9<br>0.72<br>0.62 | µs<br>µs<br>µs       |
| t <sub>SOA</sub>  | Falling settling time to 0.1% for a 1 V step (10 pF load, unity gain)<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High<br>Power = High, Opamp bias = High | _<br>_<br>_        | _<br>_<br>_ | 5.9<br>0.92<br>0.72 | µs<br>µs<br>µs       |
| SR <sub>ROA</sub> | Rising slew rate (20% to 80%) of a 1 V step (10 pF load, unity gain)<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High<br>Power = High, Opamp bias = High  | 0.15<br>1.7<br>6.5 | _<br>_<br>_ | _<br>_<br>_         | V/µs<br>V/µs<br>V/µs |
| SR <sub>FOA</sub> | Falling slew rate (20% to 80%) of a 1 V step (10 pF load, unity gain)<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High<br>Power = High, Opamp bias = High | 0.01<br>0.5<br>4.0 | _<br>_<br>_ | -<br>-<br>-         | V/µs<br>V/µs<br>V/µs |
| BW <sub>OA</sub>  | Gain bandwidth product<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High<br>Power = High, Opamp bias = High                                                | 0.75<br>3.1<br>5.4 | _<br>_<br>_ | _<br>_<br>_         | MHz<br>MHz<br>MHz    |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium, Opamp bias = High)                                                                                                                             | -                  | 100         | -                   | nV/rt-Hz             |



| Table 32. | 3.3-V AC O | perational A | mplifier S | pecifications |
|-----------|------------|--------------|------------|---------------|
|           |            |              |            |               |

| Symbol            | Description                                                                                                                                 | Min         | Тур    | Max          | Units        |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|--------------|--------------|
| t <sub>ROA</sub>  | Rising settling time to 0.1% of a 1 V Step (10 pF load, unity gain)<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High   |             | _<br>_ | 3.92<br>0.72 | μs<br>μs     |
| t <sub>SOA</sub>  | Falling settling time to 0.1% of a 1 V Step (10 pF load, unity gain)<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High  |             |        | 5.41<br>0.72 | µs<br>µs     |
| SR <sub>ROA</sub> | Rising slew rate (20% to 80%) of a 1 V Step (10 pF load, unity gain)<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High  | 0.31<br>2.7 |        |              | V/µs<br>V/µs |
| SR <sub>FOA</sub> | Falling slew rate (20% to 80%) of a 1 V Step (10 pF load, unity gain)<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High | 0.24<br>1.8 | _<br>_ |              | V/µs<br>V/µs |
| BW <sub>OA</sub>  | Gain bandwidth product<br>Power = Low, Opamp bias = Low<br>Power = Medium, Opamp bias = High                                                | 0.67<br>2.8 |        |              | MHz<br>MHz   |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium, Opamp bias = High)                                                                                          | -           | 100    | -            | nV/rt-Hz     |



Figure 17. Typical Opamp Noise



#### Analog Reference Noise spectrum:

When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1 K resistance and the external capacitor.

> Figure 18. Typical AGND Noise with P2[4] Bypass  $AGND = 1.6 \times Vbg$



At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level.

Note: The capacitor values shown in Figure 18 are in µF.

#### AC Low-Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V at 25 °C and are for design guidance only.

Table 33. AC Low-Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Max | Unit | Notes                                                               |
|-------------------|-------------------|-----|-----|-----|------|---------------------------------------------------------------------|
| t <sub>RLPC</sub> | LPC response time | -   | -   | 50  | μs   | $\geq$ 50 mV overdrive comparator reference set within $V_{REFLPC}$ |



#### AC Digital Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 34. AC Digital Block Specifications

| Function             | Description                                  | Min                | Тур | Max  | Unit | Notes                                                                                    |
|----------------------|----------------------------------------------|--------------------|-----|------|------|------------------------------------------------------------------------------------------|
| All functions        | Block input clock frequency                  |                    |     |      |      |                                                                                          |
|                      | $V_{DD} \ge 4.75 \text{ V}$                  | -                  | -   | 50.4 | MHz  |                                                                                          |
|                      | V <sub>DD</sub> < 4.75 V                     | -                  | _   | 25.2 | MHz  |                                                                                          |
| Timer                | Input clock frequency                        |                    |     |      | •    |                                                                                          |
|                      | No capture, $V_{DD} \ge 4.75 \text{ V}$      | -                  | -   | 50.4 | MHz  |                                                                                          |
|                      | No capture, V <sub>DD</sub> < 4.75 V         | -                  | -   | 25.2 | MHz  |                                                                                          |
|                      | With capture                                 | -                  | -   | 25.2 | MHz  |                                                                                          |
|                      | Capture pulse width                          | 50 <sup>[27]</sup> | -   | -    | ns   |                                                                                          |
| Counter              | Input clock frequency                        |                    |     |      | •    |                                                                                          |
|                      | No enable input, $V_{DD} \ge 4.75 \text{ V}$ | -                  | -   | 50.4 | MHz  |                                                                                          |
|                      | No enable input, V <sub>DD</sub> < 4.75 V    | -                  | -   | 25.2 | MHz  |                                                                                          |
|                      | With enable input                            | -                  | -   | 25.2 | MHz  |                                                                                          |
|                      | Enable input pulse width                     | 50 <sup>[27]</sup> | -   | -    | ns   |                                                                                          |
| Dead Band            | Kill pulse width                             |                    |     |      | •    |                                                                                          |
|                      | Asynchronous restart mode                    | 20                 | -   | -    | ns   |                                                                                          |
|                      | Synchronous restart mode                     | 50 <sup>[27]</sup> | -   | -    | ns   |                                                                                          |
|                      | Disable mode                                 | 50 <sup>[27]</sup> | -   | -    | ns   |                                                                                          |
|                      | Input clock frequency                        |                    |     |      |      |                                                                                          |
|                      | $V_{DD} \ge 4.75 \text{ V}$                  | -                  | -   | 50.4 | MHz  |                                                                                          |
|                      | V <sub>DD</sub> < 4.75 V                     | -                  | -   | 25.2 | MHz  |                                                                                          |
| CRCPRS               | Input clock frequency                        |                    |     |      |      |                                                                                          |
| (PRS Mode)           | $V_{DD} \ge 4.75 \text{ V}$                  | -                  | -   | 50.4 | MHz  |                                                                                          |
|                      | V <sub>DD</sub> < 4.75 V                     | _                  | -   | 25.2 | MHz  |                                                                                          |
| CRCPRS<br>(CRC Mode) | Input clock frequency                        | -                  | -   | 25.2 | MHz  |                                                                                          |
| SPIM                 | Input clock frequency                        | -                  | -   | 8.2  | MHz  | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2 |
| SPIS                 | Input clock (SCLK) frequency                 | -                  | -   | 4.1  | MHz  | The input clock is the SPI SCLK in SPIS mode                                             |
|                      | Width of SS_negated between transmissions    | 50 <sup>[27]</sup> | -   | -    | ns   |                                                                                          |
| Transmitter          | Input clock frequency                        |                    |     |      |      | The baud rate is equal to the input clock frequency                                      |
|                      | $V_{DD} \ge 4.75$ V, 2 stop bits             | -                  | -   | 50.4 | MHz  | divided by 8                                                                             |
|                      | $V_{DD} \ge 4.75$ V, 1 stop bit              | -                  | -   | 25.2 | MHz  |                                                                                          |
|                      | V <sub>DD</sub> < 4.75 V                     | _                  | -   | 25.2 | MHz  |                                                                                          |
| Receiver             | Input clock frequency                        |                    |     |      | •    | The baud rate is equal to the input clock frequency                                      |
|                      | $V_{DD} \ge 4.75$ V, 2 stop bits             | -                  | -   | 50.4 | MHz  | divided by 8                                                                             |
|                      | $V_{DD} \ge 4.75$ V, 1 stop bit              | -                  | -   | 25.2 | MHz  | 1                                                                                        |
|                      | V <sub>DD</sub> < 4.75 V                     | -                  | -   | 25.2 | MHz  | 1                                                                                        |

Note 27.50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



#### AC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Table 35. 5-V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                       | Min          | Тур | Max        | Unit         |
|-------------------|---------------------------------------------------------------------------------------------------|--------------|-----|------------|--------------|
| t <sub>ROB</sub>  | Rising settling time to 0.1%, 1 V Step, 100 pF load<br>Power = Low<br>Power = High                |              |     | 4<br>4     | μs<br>μs     |
| t <sub>SOB</sub>  | Falling settling time to 0.1%, 1 V step, 100 pF load<br>Power = Low<br>Power = High               |              |     | 3.4<br>3.4 | μs<br>μs     |
| SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V step, 100 pF load<br>Power = Low<br>Power = High               | 0.5<br>0.5   |     |            | V/µs<br>V/µs |
| SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V step, 100 pF load<br>Power = Low<br>Power = High              | 0.55<br>0.55 |     |            | V/µs<br>V/µs |
| BW <sub>OB</sub>  | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = Low<br>Power = High | 0.8<br>0.8   |     |            | MHz<br>MHz   |
| BW <sub>OB</sub>  | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = Low<br>Power = High   | 300<br>300   |     |            | kHz<br>kHz   |

#### Table 36. 3.3-V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                       | Min          | Тур    | Max        | Unit         |
|-------------------|---------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------|
| t <sub>ROB</sub>  | Rising settling time to 0.1%, 1 V Step, 100 pF load<br>Power = Low<br>Power = High                |              |        | 4.7<br>4.7 | μs<br>μs     |
| t <sub>SOB</sub>  | Falling settling time to 0.1%, 1 V Step, 100 pF load<br>Power = Low<br>Power = High               |              |        | 4<br>4     | μs<br>μs     |
| SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = Low<br>Power = High               | 0.36<br>0.36 |        |            | V/µs<br>V/µs |
| SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load<br>Power = Low<br>Power = High              | 0.40<br>0.40 |        |            | V/µs<br>V/µs |
| BW <sub>OB</sub>  | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = Low<br>Power = High | 0.7<br>0.7   |        |            | MHz<br>MHz   |
| BW <sub>OB</sub>  | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = Low<br>Power = High   | 200<br>200   | _<br>_ | -          | kHz<br>kHz   |

#### AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

| Symbol  | Description            | Min   | Тур | Max  | Unit |
|---------|------------------------|-------|-----|------|------|
| FOSCEXT | Frequency              | 0.093 | -   | 24.6 | MHz  |
| -       | High period            | 20.6  | -   | 5300 | ns   |
| -       | Low period             | 20.6  | -   | -    | ns   |
| _       | Power-up IMO to switch | 150   | -   | -    | μs   |



#### Table 38. 3.3-V AC External Clock Specifications

| Symbol  | Description                                     | Min   | Тур | Max  | Unit |
|---------|-------------------------------------------------|-------|-----|------|------|
| FOSCEXT | Frequency with CPU clock divide by 1            | 0.093 | -   | 12.3 | MHz  |
| FOSCEXT | Frequency with CPU clock divide by 2 or greater | 0.186 | -   | 24.6 | MHz  |
| -       | High period with CPU clock divide by 1          | 41.7  | -   | 5300 | ns   |
| -       | Low period with CPU clock divide by 1           | 41.7  | -   | _    | ns   |
| _       | Power-up IMO to switch                          | 150   | -   | -    | μs   |

#### AC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 39. AC Programming Specifications

| Symbol                    | Description                                | Min | Тур | Max                 | Unit | Notes                                          |
|---------------------------|--------------------------------------------|-----|-----|---------------------|------|------------------------------------------------|
| t <sub>RSCLK</sub>        | Rise time of SCLK                          | 1   | -   | 20                  | ns   | -                                              |
| t <sub>FSCLK</sub>        | Fall time of SCLK                          | 1   | -   | 20                  | ns   | -                                              |
| t <sub>SSCLK</sub>        | Data setup time to falling edge of SCLK    | 40  | -   | -                   | ns   | -                                              |
| t <sub>HSCLK</sub>        | Data hold time from falling edge of SCLK   | 40  | -   | -                   | ns   | -                                              |
| F <sub>SCLK</sub>         | Frequency of SCLK                          | 0   | -   | 8                   | MHz  | -                                              |
| t <sub>ERASEB</sub>       | Flash erase time (block)                   | -   | 10  | -                   | ms   | -                                              |
| t <sub>WRITE</sub>        | Flash block write time                     | -   | 40  | -                   | ms   | -                                              |
| t <sub>DSCLK</sub>        | Data out delay from falling edge of SCLK   | -   | -   | 45                  | ns   | V <sub>DD</sub> > 3.6                          |
| t <sub>DSCLK3</sub>       | Data out delay from falling edge of SCLK   | -   | -   | 50                  | ns   | $3.0 \leq V_{DD} \leq 3.6$                     |
| t <sub>ERASEALL</sub>     | Flash erase time (Bulk)                    | -   | 80  | -                   | ms   | Erase all blocks and protection fields at once |
| t <sub>PROGRAM_HOT</sub>  | Flash block erase + Flash block write time | -   | -   | 100 <sup>[28]</sup> | ms   | $0~^{\circ}C \leq Tj \leq 100~^{\circ}C$       |
| t <sub>PROGRAM_COLD</sub> | Flash block erase + Flash block write time | -   | -   | 200 <sup>[28]</sup> | ms   | $-40~^\circ C \le Tj \le 0~^\circ C$           |

Note 28. For the full industrial range, you must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs application note Design Aids – Reading and Writing PSoC<sup>®</sup> Flash – AN2015 for more information.



## AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

| Symbol                | Description                                                                                  | Standar | d Mode | Fast                | Unit |      |
|-----------------------|----------------------------------------------------------------------------------------------|---------|--------|---------------------|------|------|
| Symbol                | Description                                                                                  | Min     | Max    | Min                 | Max  | Unit |
| F <sub>SCLI2C</sub>   | SCL clock frequency                                                                          | 0       | 100    | 0                   | 400  | kHz  |
| T <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0     | -      | 0.6                 | -    | μs   |
| T <sub>LOWI2C</sub>   | LOW period of the SCL clock                                                                  | 4.7     | -      | 1.3                 | -    | μs   |
| T <sub>HIGHI2C</sub>  | HIGH period of the SCL clock                                                                 | 4.0     | -      | 0.6                 | -    | μs   |
| T <sub>SUSTAI2C</sub> | Setup time for a repeated START condition                                                    | 4.7     | -      | 0.6                 | -    | μs   |
| T <sub>HDDATI2C</sub> | Data hold time                                                                               | 0       | -      | 0                   | -    | μs   |
| T <sub>SUDATI2C</sub> | Data setup time                                                                              | 250     | -      | 100 <sup>[29]</sup> | -    | ns   |
| T <sub>SUSTOI2C</sub> | Setup time for STOP condition                                                                | 4.0     | -      | 0.6                 | -    | μs   |
| T <sub>BUFI2C</sub>   | Bus free time between a STOP and START condition                                             | 4.7     | -      | 1.3                 | _    | μs   |
| T <sub>SPI2C</sub>    | Pulse width of spikes are suppressed by the input filter.                                    | -       | -      | 0                   | 50   | ns   |

Table 40. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins





Note

29. A fast-mode I<sup>2</sup>C-bus device can be used in a standard-mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> >= 250 ns must then be met. This is the automatic case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250 ns (according to the standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released.



## **Packaging Information**

This section illustrates the packaging specifications for the CY8C29x66 PSoC device, along with the thermal impedances for each package and the typical package capacitance on crystal pins.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at http://www.cypress.com.

#### Packaging Dimensions









## Figure 21. 28-pin SSOP (210 Mils) Package Outline, 51-85079

Figure 22. 28-pin SOIC (0.713 × 0.300 × 0.0932 Inches) Package Outline, 51-85026

NOTE :

- 1. JEDEC STD REF MO-119
- BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH, BUT DOES INCLUDE MOLD MISMATCH AND ARE MEASURED AT THE MOLD PARTING LINE. MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.010 in (0.254 mm) PER SIDE
- 3. DIMENSIONS IN INCHES <u>MIN.</u> MAX.

| PART #              |  |  |  |  |  |
|---------------------|--|--|--|--|--|
| S28.3 STANDARD PKG. |  |  |  |  |  |
| LEAD FREE PKG.      |  |  |  |  |  |
| LEAD FREE PKG.      |  |  |  |  |  |
|                     |  |  |  |  |  |





0.697[17.70] 0.713[18.11] 0.092[2.33] 0.092[2.33] 0.105[2.67] 0.004[0.10] 0.004[0.10] TYP.





44 Lead Thin Plastic Quad Flatpack 10 X 10 X 1.4mm











#### Figure 25. 48-pin QFN (7 × 7 × 1.0 mm) 5.1 × 5.1 E-Pad (Sawn) Package Outline, 001-13191

NOTES:

1. 🗱 HATCH AREA IS SOLDERABLE EXPOSED METAL.

2. REFERENCE JEDEC#: MO-220

3. PACKAGE WEIGHT: 13  $\pm$  1 mg

#### Figure 26. 100-pin TQFP (14 × 14 × 1.4 mm) Package Outline, 51-85048

001-13191 \*H



**Important Note** For information on the preferred dimensions for mounting the QFN packages, see the application note *Design Guidelines for Cypress Quad Flat No Extended Lead (QFN) Packaged Devices – AN72845* available at http://www.cypress.com. **Important Note** Pinned vias for thermal conduction are not required for the low-power PSoC device.



#### **Thermal Impedances**

#### Table 41. Thermal Impedances per Package

| Package                    | Typical θ <sub>JA</sub> <sup>[30]</sup> |
|----------------------------|-----------------------------------------|
| 28-pin PDIP                | 69 °C/W                                 |
| 28-pin SSOP                | 94 °C/W                                 |
| 28-pin SOIC                | 67 °C/W                                 |
| 44-pin TQFP                | 60 °C/W                                 |
| 48-pin SSOP                | 69 °C/W                                 |
| 48-pin QFN <sup>[31]</sup> | 28 °C/W                                 |
| 100-pin TQFP               | 50 °C/W                                 |

### **Capacitance on Crystal Pins**

#### Table 42. Typical Package Capacitance on Crystal Pins

| Package      | Package Capacitance |
|--------------|---------------------|
| 28-pin PDIP  | 3.5 pF              |
| 28-pin SSOP  | 2.8 pF              |
| 28-pin SOIC  | 2.7 pF              |
| 44-pin TQFP  | 2.6 pF              |
| 48-pin SSOP  | 3.3 pF              |
| 48-pin QFN   | 1.8 pF              |
| 100-pin TQFP | 3.1 pF              |

#### Solder Reflow Specifications

Table 43 shows the solder reflow temperature limits that must not be exceeded.

#### Table 43. Solder Reflow Specifications

| Package      | Maximum Peak Temperature<br>(T <sub>C</sub> ) | Maximum Time above<br>T <sub>C</sub> − 5 °C |
|--------------|-----------------------------------------------|---------------------------------------------|
| 28-pin PDIP  | 260 °C                                        | 30 seconds                                  |
| 28-pin SSOP  | 260 °C                                        | 30 seconds                                  |
| 28-pin SOIC  | 260 °C                                        | 30 seconds                                  |
| 44-pin TQFP  | 260 °C                                        | 30 seconds                                  |
| 48-pin SSOP  | 260 °C                                        | 30 seconds                                  |
| 48-pin QFN   | 260 °C                                        | 30 seconds                                  |
| 100-pin TQFP | 260 °C                                        | 30 seconds                                  |

Notes

30. T<sub>J</sub> = T<sub>A</sub> + POWER × θ<sub>JA</sub>.
 31. To achieve the thermal impedance specified for the QFN package, refer to the application note *Design Guidelines for Cypress Quad Flat No Extended Lead* (QFN) Packaged Devices – AN72845 available at http://www.cypress.com.



## **Development Tool Selection**

This section presents the development tools available for all current PSoC device families including the CY8C29x66 family.

#### Software

#### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at http://www.cypress.com and includes a free C compiler.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com.

#### **Development Kits**

All development kits can be purchased from the Cypress Online Store.

#### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface allows users to run, halt, and single step the processor and view the content of specific memory locations. Advance emulation features also supported through PSoC Designer. The kit includes:

- PSoC Designer software CD
- ICE-Cube In-Circuit Emulator
- ICE Flex-Pod for CY8C29x66 family
- Cat-5 adapter
- Mini-Eval programming board
- 110 ~ 240 V power supply, Euro-Plug adapter
- iMAGEcraft C compiler
- ISSP cable
- USB 2.0 cable and Blue Cat-5 cable
- Two CY8C29466-24PXI 28-PDIP chip samples

#### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress online store.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows a user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes:

- MiniProg programming unit
- MiniEval socket programming and evaluation board
- 28-pin CY8C29466-24PXI PDIP PSoC device sample
- 28-pin CY8C27443-24PXI PDIP PSoC device sample
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation board with LCD module
- MiniProg programming unit
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2)
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

#### CY3214-PSoCEvalUSB

The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of bread boarding space to meet all of your evaluation needs. The kit includes:

- PSoCEvalUSB board
- LCD module
- MIniProg programming unit
- Mini USB cable
- PSoC Designer and example projects CD
- Getting Started guide
- Wire pack



#### **Device Programmers**

All device programmers can be purchased from the Cypress Online Store.

CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular programmer base
- Three programming module cards
- MiniProg programming unit
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

## Accessories (Emulation and Programming)

#### Table 44. Emulation and Programming Accessories

#### CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

**Note** CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 programmer unit
- PSoC ISSP software CD
- 110 ~ 240 V power supply, Euro-Plug adapter
- USB 2.0 cable

| Part #           | Pin<br>Package | Flex-Pod Kit <sup>[32]</sup> | Foot Kit <sup>[33]</sup> | Adapter <sup>[34]</sup>   |
|------------------|----------------|------------------------------|--------------------------|---------------------------|
| CY8C29466-24PXI  | 28-pin PDIP    | CY3250-29XXX                 | CY3250-28PDIP-FK         | Adapters can be found at  |
| CY8C29466-24PVXI | 28-pin SSOP    | CY3250-29XXX                 | CY3250-28SSOP-FK         | http://www.emulation.com. |
| CY8C29466-24SXI  | 28-pin SOIC    | CY3250-29XXX                 | CY3250-28SOIC-FK         |                           |
| CY8C29566-24AXI  | 44-pin TQFP    | CY3250-29XXX                 | CY3250-44TQFP-FK         |                           |
| CY8C29666-24PVXI | 48-pin SSOP    | CY3250-29XXX                 | CY3250-48SSOP-FK         |                           |
| CY8C29666-24LTXI | 48-pin QFN     | CY3250-29XXXQFN              | CY3250-48QFN-FK          |                           |
| CY8C29866-24AXI  | 100-pin TQFP   | CY3250-29XXX                 | CY3250-100TQFP-FK        | 1                         |

#### Notes

32. Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods.

33. Foot kit includes surface mount feet that can be soldered to the target PCB.

<sup>34.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at http://www.emulation.com



## **Ordering Information**

The following table lists the CY8C29x66 PSoC device's key package features and ordering codes.

| Package                                  | Ordering<br>Code  | Flash<br>(KB) | RAM<br>(KB) | Switch Mode<br>Pump | Temperature<br>Range | Digital PSoC<br>Blocks | Analog PSoC<br>Blocks | Digital I/O<br>Pins | Analog<br>Inputs | Analog<br>Outputs | XRES Pin |
|------------------------------------------|-------------------|---------------|-------------|---------------------|----------------------|------------------------|-----------------------|---------------------|------------------|-------------------|----------|
| 28-pin (300-mil) DIP                     | CY8C29466-24PXI   | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 24                  | 12               | 4                 | Yes      |
| 28-pin (210-mil) SSOP                    | CY8C29466-24PVXI  | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 24                  | 12               | 4                 | Yes      |
| 28-pin (210-mil) SSOP<br>(Tape and Reel) | CY8C29466-24PVXIT | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 24                  | 12               | 4                 | Yes      |
| 28-pin (300-mil) SOIC                    | CY8C29466-24SXI   | 32            | 2           | Yes                 | -40 °C to +85 °C     | 16                     | 12                    | 24                  | 12               | 4                 | Yes      |
| 28-pin (300-mil) SOIC<br>(Tape and Reel) | CY8C29466-24SXIT  | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 24                  | 12               | 4                 | Yes      |
| 44-pin TQFP                              | CY8C29566-24AXI   | 32            | 2           | Yes                 | -40 °C to +85 °C     | 16                     | 12                    | 40                  | 12               | 4                 | Yes      |
| 44-pin TQFP<br>(Tape and Reel)           | CY8C29566-24AXIT  | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 40                  | 12               | 4                 | Yes      |
| 48-pin (300-mil) SSOP                    | CY8C29666-24PVXI  | 32            | 2           | Yes                 | -40 °C to +85 °C     | 16                     | 12                    | 44                  | 12               | 4                 | Yes      |
| 48-pin (300-mil) SSOP<br>(Tape and Reel) | CY8C29666-24PVXIT | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 44                  | 12               | 4                 | Yes      |
| 100-Pin TQFP                             | CY8C29866-24AXI   | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 64                  | 12               | 4                 | Yes      |
| 100-Pin OCD TQFP <sup>[35]</sup>         | CY8C29000-24AXI   | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 64                  | 12               | 4                 | Yes      |
| 48-Pin (7 × 7 × 1.0 mm)<br>QFN (Sawn)    | CY8C29666-24LTXI  | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 44                  | 12               | 4                 | Yes      |
| 48-Pin (7 × 7 × 1.0 mm)<br>QFN (Sawn)    | CY8C29666-24LTXIT | 32            | 2           | Yes                 | –40 °C to +85 °C     | 16                     | 12                    | 44                  | 12               | 4                 | Yes      |

Note For Die sales information, contact a local Cypress sales office or field applications engineer (FAE).

## **Ordering Code Definitions**

CY 8 C 29 xxx-SPxx



Note 35. This part may be used for in-circuit debugging. It is NOT available for production.



## Acronyms

Table 45 lists the acronyms that are used in this document.

#### Table 45. Acronyms Used in this Datasheet

| Acronym | Description                                         | Acronym | Description                                        |  |
|---------|-----------------------------------------------------|---------|----------------------------------------------------|--|
| AC      | alternating current                                 | MIPS    | million instructions per second                    |  |
| ADC     | analog-to-digital converter                         | OCD     | on-chip debug                                      |  |
| API     | application programming interface                   | PCB     | printed circuit board                              |  |
| CMOS    | complementary metal oxide semiconductor             | PDIP    | plastic dual-in-line package                       |  |
| CPU     | central processing unit                             | PGA     | programmable gain amplifier                        |  |
| CRC     | cyclic redundancy check                             | PLL     | phase-locked loop                                  |  |
| СТ      | continuous time                                     | POR     | power on reset                                     |  |
| DAC     | digital-to-analog converter                         | PPOR    | precision power on reset                           |  |
| DC      | direct current                                      | PRS     | pseudo-random sequence                             |  |
| DTMF    | dual-tone multi-frequency                           | PSoC®   | Programmable System-on-Chip                        |  |
| ECO     | external crystal oscillator                         | PWM     | pulse width modulator                              |  |
| EEPROM  | electrically erasable programmable read-only memory | QFN     | quad flat no leads                                 |  |
| GPIO    | general purpose I/O                                 | RTC     | real time clock                                    |  |
| ICE     | in-circuit emulator                                 | SAR     | successive approximation                           |  |
| IDE     | integrated development environment                  | SC      | switched capacitor                                 |  |
| ILO     | internal low speed oscillator                       | SMP     | switch mode pump                                   |  |
| IMO     | internal main oscillator                            | SOIC    | small-outline integrated circuit                   |  |
| I/O     | input/output                                        | SPI     | serial peripheral interface                        |  |
| IrDA    | infrared data association                           | SRAM    | static random access memory                        |  |
| ISSP    | in-system serial programming                        | SROM    | supervisory read only memory                       |  |
| LCD     | liquid crystal display                              | SSOP    | shrink small-outline package                       |  |
| LED     | light-emitting diode                                | TQFP    | thin quad flat pack                                |  |
| LPC     | low power comparator                                | UART    | universal asynchronous reciever / trans-<br>mitter |  |
| LVD     | low voltage detect                                  | USB     | universal serial bus                               |  |
| MAC     | multiply-accumulate                                 | WDT     | watchdog timer                                     |  |
| MCU     | microcontroller unit                                | XRES    | external reset                                     |  |

### **Reference Documents**

CY8CPLC20, CY8CLED16P01, CY8C29x66, CY8C27x43, CY8C24x94, CY8C24x23, CY8C24x23A, CY8C22x13, CY8C21x34, CY8C21x23, CY7C64215, CY7C603xx, CY8CNP1xx, and CYWUSB6953 PSoC<sup>®</sup> Programmable System-on-Chip Technical Reference Manual (TRM) (001-14463)

Design Aids – Reading and Writing PSoC<sup>®</sup> Flash - AN2015 (001-40459)

Design Guidelines for Cypress Quad Flat No Extended Lead (QFN) Packaged Devices – AN72845 available at http://www.cypress.com.



## **Document Conventions**

#### **Units of Measure**

Table 46 lists the unit sof measures.

### Table 46. Units of Measure

| Symbol | Unit of Measure | Symbol | Unit of Measure         |
|--------|-----------------|--------|-------------------------|
| dB     | decibels        | ms     | millisecond             |
| °C     | degree Celsius  | ns     | nanosecond              |
| fF     | femto farad     | ps     | picosecond              |
| pF     | picofarad       | μV     | microvolts              |
| kHz    | kilohertz       | mV     | millivolts              |
| MHz    | megahertz       | mVpp   | millivolts peak-to-peak |
| rt-Hz  | root hertz      | nV     | nanovolts               |
| kΩ     | kilohm          | V      | volts                   |
| Ω      | ohm             | μW     | microwatts              |
| μA     | microampere     | W      | watt                    |
| mA     | milliampere     | mm     | millimeter              |
| nA     | nanoampere      | ppm    | parts per million       |
| pА     | pikoampere      | %      | percent                 |
| μs     | microsecond     |        |                         |

#### Numeric Conventions

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimals.

### Glossary

| active high                                   | 1. A logic signal having its asserted state as the logic 1 state.                                                                                                                                                                                          |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               | 2. A logic signal having the logic 1 state as the higher voltage of the two states.                                                                                                                                                                        |
| analog blocks                                 | The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.                                        |
| analog-to-digital<br>(ADC)                    | A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation.                                     |
| Application<br>programming<br>interface (API) | A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications. |
| asynchronous                                  | A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.                                                                                                                                                           |
| bandgap<br>reference                          | A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.                                                 |
| bandwidth                                     | 1. The frequency range of a message or information processing system measured in hertz.                                                                                                                                                                    |
|                                               | <ol><li>The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is<br/>sometimes represented more specifically as, for example, full width at half maximum.</li></ol>                                    |



| bias                             | <ol> <li>A systematic deviation of a value from a reference value.</li> <li>The amount by which the average of a set of values departs from a reference value.</li> <li>The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device.</li> </ol> |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| block                            | <ol> <li>A functional unit that performs a single function, such as an oscillator.</li> <li>A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or<br/>an analog PSoC block.</li> </ol>                                                                            |
| buffer                           | <ol> <li>A storage area for data that is used to compensate for a speed difference, when transferring data from one<br/>device to another. Usually refers to an area reserved for IO operations, into which data is read, or from which<br/>data is written.</li> </ol>                                                   |
|                                  | 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device.                                                                                                                                                                               |
|                                  | 3. An amplifier used to lower the output impedance of a system.                                                                                                                                                                                                                                                           |
| bus                              | 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns.                                                                                                                                                                                               |
|                                  | 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0].                                                                                                                                                                       |
|                                  | 3. One or more conductors that serve as a common connection for a group of related devices.                                                                                                                                                                                                                               |
| clock                            | The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks.                                                                                                                                                                       |
| comparator                       | An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements.                                                                                                                                                                   |
| compiler                         | A program that translates a high level language, such as C, into machine language.                                                                                                                                                                                                                                        |
| configuration<br>space           | In PSoC devices, the register space accessed when the XIO bit, in the CPU_F register, is set to '1'.                                                                                                                                                                                                                      |
| crystal oscillator               | An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components.                                                                                                                                  |
| cyclic redundancy<br>check (CRC) | A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression.                                                                                                        |
| data bus                         | A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions.                                                                                            |
| debugger                         | A hardware and software system that allows you to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory.                                                                                   |
| dead band                        | A period of time when neither of two or more signals are in their active state or in transition.                                                                                                                                                                                                                          |
| digital blocks                   | The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI.                                                                                                                                                                      |
| digital-to-analog<br>(DAC)       | A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-to-digital (ADC) converter performs the reverse operation.                                                                                                                                                              |



| duty cycle                      | The relationship of a clock period high time to its low time, expressed as a percent.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| emulator                        | Duplicates (provides an emulation of) the functions of one system with a different system, so that the second system appears to behave like the first system.                                                                                                                                                                                                                                                                                                                                                                                                             |
| External Reset<br>(XRES)        | An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Flash                           | An electrically programmable and erasable, non-volatile technology that provides you the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is OFF.                                                                                                                                                                                                                                                                                                                                          |
| Flash block                     | The smallest amount of Flash ROM space that may be programmed at one time and the smallest amount of Flash space that may be protected. A Flash block holds 64 bytes.                                                                                                                                                                                                                                                                                                                                                                                                     |
| frequency                       | The number of cycles or events per unit of time, for a periodic function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| gain                            | The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually expressed in dB.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| I <sup>2</sup> C                | A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5 V and pulled high with resistors. The bus operates at 100 kbits/second in standard mode and 400 kbits/second in fast mode. |
| ICE                             | The in-circuit emulator that allows you to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer).                                                                                                                                                                                                                                                                                                                                                                                             |
| input/output (I/O)              | A device that introduces data into or extracts data from a system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| interrupt                       | A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed.                                                                                                                                                                                                                                                                                                                                                                                         |
| interrupt service routine (ISR) | A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution.                                                                                                                                                                                                                             |
| jitter                          | 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                 | 2. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles.                                                                                                                                                                                                                                                                                                                                                          |
| low-voltage<br>detect (LVD)     | A circuit that senses $V_{DD}$ and provides an interrupt to the system when $V_{DD}$ falls lower than a selected threshold.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| M8C                             | An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the Flash, SRAM, and register space.                                                                                                                                                                                                                                                                                                                                                                                                            |
| master device                   | A device that controls the timing for data exchanges between two devices. Or when devices are cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the <i>slave device</i> .                                                                                                                                                                                                                                                               |



| microcontroller                | An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and IO circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor. |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mixed-signal                   | The reference to a circuit containing both analog and digital techniques and components.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| modulator                      | A device that imposes a signal on a carrier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| noise                          | <ol> <li>A disturbance that affects a signal and that may distort the information carried by the signal.</li> <li>The random variations of one or more characteristics of any entity such as voltage, current, or data.</li> </ol>                                                                                                                                                                                                                                                                                  |
| oscillator                     | A circuit that may be crystal controlled and is used to generate a clock frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| parity                         | A technique for testing transmitting data. Typically, a binary digit is added to the data to make the sum of all the digits of the binary data either always even (even parity) or always odd (odd parity).                                                                                                                                                                                                                                                                                                         |
| Phase-locked<br>loop (PLL)     | An electronic circuit that controls an <b>oscillator</b> so that it maintains a constant phase angle relative to a reference signal.                                                                                                                                                                                                                                                                                                                                                                                |
| pinouts                        | The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names.                                                                                                                                                                                          |
| port                           | A group of pins, usually eight.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Power on reset<br>(POR)        | A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is a type of hardware reset.                                                                                                                                                                                                                                                                                                                                                                                    |
| PSoC <sup>®</sup>              | Cypress Semiconductor's PSoC <sup>®</sup> is a registered trademark and Programmable System-on-Chip™ is a trademark of Cypress.                                                                                                                                                                                                                                                                                                                                                                                     |
| PSoC Designer™                 | The software for Cypress' Programmable System-on-Chip technology.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| pulse width<br>modulator (PWM) | An output in the form of duty cycle which varies as a function of the applied measurand                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RAM                            | An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in.                                                                                                                                                                                                                                                                                                                                                                                          |
| register                       | A storage device with a specific capacity, such as a bit or byte.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| reset                          | A means of bringing a system back to a know state. See hardware reset and software reset.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ROM                            | An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in.                                                                                                                                                                                                                                                                                                                                                                                          |
| serial                         | 1. Pertaining to a process in which all events occur one after the other.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                | <ol><li>Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or<br/>channel.</li></ol>                                                                                                                                                                                                                                                                                                                                                                       |
| settling time                  | The time it takes for an output signal or value to stabilize after the input has changed from one value to another.                                                                                                                                                                                                                                                                                                                                                                                                 |



| shift register  | A memory storage device that sequentially shifts a word either left or right to output a stream of serial data.                                                                                                                                                                                                                                     |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| slave device    | A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. |
| SRAM            | An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device.                                               |
| SROM            | An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be accessed in normal user code, operating from Flash.                                                                                                           |
| stop bit        | A signal following a character or block that prepares the receiving device to receive the next character or block.                                                                                                                                                                                                                                  |
| synchronous     | <ol> <li>A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.</li> <li>A system whose operation is synchronized by a clock signal.</li> </ol>                                                                                                                                                        |
| tri-state       | A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net.                                                                         |
| UART            | A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits.                                                                                                                                                                                                                                     |
| user modules    | Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high level <b>API (Application Programming Interface)</b> for the peripheral function.                                                                            |
| user space      | The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program.                                                                         |
| V <sub>DD</sub> | A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V.                                                                                                                                                                                                                                        |
| V <sub>SS</sub> | A name for a power net meaning "voltage source." The most negative power supply signal.                                                                                                                                                                                                                                                             |
| watchdog timer  | A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time.                                                                                                                                                                                                                                 |



## Errata

This section describes the errata for the PSoC Programmable System-on-Chip, CY8C29xxx family of devices. Details include errata trigger conditions, scope of impact, available workaround, and silicon revision applicability. Contact your local Cypress Sales Representative if you have questions.

#### **Part Numbers Affected**

| Part Number | Ordering Information |
|-------------|----------------------|
| CY8C29xxx   | CY8C29466-24PXI      |
|             | CY8C29466-24PVXI     |
|             | CY8C29466-24PVXIT    |
|             | CY8C29466-24SXI      |
|             | CY8C29466-24SXIT     |
|             | CY8C29566-24AXI      |
|             | CY8C29566-24AXIT     |
|             | CY8C29666-24PVXI     |
|             | CY8C29666-24PVXIT    |
|             | CY8C29666-24LFXI     |
|             | CY8C29866-24AXI      |
|             | CY8C29000-24AXI      |

#### **Qualification Status**

Product Status: In Production

#### Errata Summary

The following table defines the errata applicability to available CY8C29xxx family devices.

| Items                                                                                | Part Number | Silicon Revision | Fix Status                                            |
|--------------------------------------------------------------------------------------|-------------|------------------|-------------------------------------------------------|
| [1]. Invalid Flash reads may occur if VDD is pulled to $-0.5$ V just before power-on | CY8C29xxx   |                  | No silicon fix is planned.<br>Workaround is required. |
| [2]. Internal main oscillator (IMO) tolerance deviation at temperature extremes      | CY8C29xxx   |                  | No silicon fix planned.<br>Workaround is required.    |

#### 1. Invalid Flash reads may occur if VDD is pulled to -0.5 V just before power-on

#### Problem Definition

When V<sub>DD</sub> of the device is pulled below ground just before power-on; the first read from each 8 K Flash bank may be corrupted. This issue does not affect Flash bank 0 because it is the selected bank upon reset.

#### Parameters Affected

When VDD is pulled below ground prior to power-on, an internal Flash reference may deviate from its nominal voltage. The reference deviation tends to result in the first Flash read from that bank returning 0xFF. During the first read from each bank, the reference is reset resulting in all future reads returning the correct value. A short delay of 5  $\mu$ s before the first real read provides time for the reference voltage to stabilize. When V<sub>DD</sub> of the device is pulled below ground just before power-on; the first read from each 8K Flash bank may be corrupted apart from Flash bank 0. This can be solved by doing a dummy read from each Flash bank prior to use of the Flash banks.

#### Workaround

To prevent an invalid Flash read, a dummy read from each Flash bank must occur prior to use of the Flash banks. A delay of 5 µs must occur after the dummy read and before a real read. The dummy reads should occur as soon as possible and must be located in Flash bank 0 prior to a read from any other Flash bank. An example for reading a byte of memory from each Flash bank is listed below and should be placed in boot.tpl and boot.asm immediately after the 'start:' label.



// dummy read from each 8 K Flash bank // bank 1 mov A, 0x20 // MSB mov X, 0x00 // LSB romx // bank 2 mov A, 0x40 // MSB mov X, 0x00 // LSB romx // bank 3 mov A, 0x60 // MSB mov X, 0x00 // LSB romx // wait at least 5 µs mov X, 14 loop1: dec X jnz loop1

#### 2. Internal main oscillator (IMO) tolerance deviation at temperature extremes

#### Problem Definition

Asynchronous digital communications interfaces may fail framing beyond 0 to 70 °C. This problem does not affect end-product usage between 0 and 70 °C.

#### Parameters Affected

The IMO frequency tolerance. The worst case deviation when operated below 0 °C and above +70 °C and within the upper and lower datasheet temperature range is ±5%.

#### Trigger Condition(S)

The asynchronous Rx/Tx clock source IMO frequency tolerance may deviate beyond the data sheet limit of ±2.5% when operated beyond the temperature range of 0 to +70 °C.

#### Scope of Impact

This problem may affect UART, IrDA, and FSK implementations.

#### Workaround

Implement a quartz crystal stabilized clock source on at least one end of the asynchronous digital communications interface.

#### Fix Status

Silicon fix is not planned. The workaround mentioned above should be used.



## **Document History Page**

| Document Number: 38-12013 |         |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------|---------|---------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision                  | ECN     | Origin of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| **                        | 131151  | New<br>Silicon      | 11/13/2003         | New document (Revision **).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *A                        | 132848  | NWJ                 | 01/21/2004         | New information. First edition of preliminary datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *B                        | 133205  | NWJ                 | 01/27/2004         | Changed part numbers, increased SRAM data storage to 2 K bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *C                        | 133656  | SFV                 | 02/09/2004         | Changed part numbers and removed a 28-pin SOIC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *D                        | 227240  | SFV                 | 06/01/2004         | Changes to Overview section, 48-pin MLF pinout, and significant changes to the Electrical Specs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *E                        | 240108  | SFV                 | See ECN            | Added a 28-lead (300 mil) SOIC part.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *F                        | 247492  | SFV                 | See ECN            | New information added to the Electrical Specifications chapter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *G                        | 288849  | HMT                 | See ECN            | Add DS standards, update device table, fine-tune pinouts, add Reflow Peak Temp. table. Finalize.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *H                        | 722736  | HMT                 | See ECN            | Add QFN package clarifications. Add new QFN diagram. Add Low Power<br>Comparator (LPC) AC/DC electrical spec. tables. Add CY8C20x34 to PSoC<br>Device Characteristics table. Update emulation pod/feet kit part numbers. Add<br>OCD non-production pinouts and package diagrams. Add ISSP note to pinout<br>tables. Update package diagram revisions. Update typical and recommended<br>Storage Temperature per industrial specs. Update CY branding and QFN<br>convention. Add new Dev. Tool section. Update copyright and trademarks.                                                                                                                                                                                                                                                                                                                                         |
| *                         | 2503350 | DFK /<br>PYRS       | See ECN            | Pinout for CY8C29000 OCD wrongly included details of CY8C24X94. The correct pinout for CY8C29000 is included in this version. Added note on digital signaling in "DC Analog Reference Specifications" section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *J                        | 2545030 | YARA                | 07/29/08           | Added note to Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *K                        | 2708295 | JVY                 | 04/22/2009         | Changed title from "CY8C29466, CY8C29566, CY8C29666, and CY8C29866<br>PSoC Mixed Signal Array Final datasheet" to "CY8C29466, CY8C29566,<br>CY8C29666, and CY8C29866 PSoC <sup>®</sup> Programmable System-on-Chip <sup>™</sup> "<br>Updated to datasheet template<br>Added 48-Pin QFN (Sawn) package diagram and CY8C29666-24LTXI and<br>CY8C29666-24LTXIT part details in the Ordering Information table<br>Updated DC GPIO, AC Chip-Level, and AC Programming Specifications as<br>follows:<br>Modified F <sub>IMO6</sub> (page 27), T <sub>WRITE</sub> specifications (page 34)<br>Added I <sub>OH</sub> (page 21), I <sub>OL</sub> (page 21), DC <sub>ILO</sub> (page 28), F <sub>32K_U</sub> (page 27),<br>T <sub>POWERUP</sub> (page 28), T <sub>ERASEALL</sub> (page 34), T <sub>PROGRAM_HOT</sub> (page 34), and<br>T <sub>PROGRAM_COLD</sub> (page 34) specifications |
| *L                        | 2761941 | DRSW /<br>AESA      | 09/10/2009         | Added SR <sub>POWER_UP</sub> parameter in AC specs table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *M                        | 2842762 | DRSW                | 01/08/2010         | Corrected Notes for V <sub>DD</sub> parameter in Table 13, "DC Chip-Level Specifications,"<br>on page 22.<br>Added "Contents" on page 3.<br>Updated links in Sales, Solutions, and Legal Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



## Document History Page (continued)

| Revision | ECN     | Origin of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|---------|---------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *N       | 2902396 | NJF                 | 03/30/2010         | Updated and content in Digital System<br>Updated Cypress website links.<br>Removed reference to PSoC Designer 4.4 in PSoC Designer Software<br>Subsystems<br>Added T <sub>BAKETEMP</sub> and T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings<br>Updated AC Chip-Level Specifications<br>Changed unit for SPIS function to ns in AC Digital Block Specifications<br>Updated notes in Packaging Information and package diagrams.<br>Updated Solder Reflow Specifications<br>Updated Emulation and Programming Accessories<br>Removed Third Party Tools and Build a PSoC Emulator into Your Board.<br>Updated Ordering Information and Ordering Code Definitions.                                                                                                                                                                                                                                                                                                                         |
| *0       | 2940410 | YJI                 | 05/31/2010         | Updated content to match current style guide and datasheet template.<br>No technical updates.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *Р       | 3044869 | NJF                 | 10/01/2010         | Added PSoC Device Characteristics table .<br>Added DC I <sup>2</sup> C Specifications table.<br>Added T <sub>32K U</sub> max limit.<br>Added Tjit_IMO specification, removed existing jitter specifications.<br>Updated Analog reference tables.<br>Updated Units of Measure, Acronyms, Glossary, and References sections.<br>Updated solder reflow specifications.<br>No specific changes were made to AC Digital Block Specifications table and I <sup>2</sup> C<br>Timing Diagram. They were updated for clearer understanding.<br>Updated Figure 13 since the labelling for y-axis was incorrect.<br>Template and styles update.<br>Removed footnote reference for "Solder Reflow Peak Temperature" table.                                                                                                                                                                                                                                                                                       |
| *Q       | 3017427 | GDK                 | 11/08/10           | Removed the pruned part "CY8C29666-24LFXI" from the Ordering Information and Accessories (Emulation and Programming).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *R       | 3263978 | NJF                 | 05/23/11           | Updated Logic Block Diagram.<br>Updated Solder Reflow Specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *S       | 3301676 | NJF                 | 07/04/11           | Fixed page numbering error on footer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *T       | 3358177 | NJF/GIR/<br>BTK/NPD | 09/26/11           | Updated max value for '0b011' under Table 22 on page 33.<br>Updated V <sub>REFHI</sub> values for '0b100' under Table 21 on page 29.<br>Incorrect flash/SRAM size mentioned under section PSoC Core on page 4.<br>Changed paragraph "Memory uses 16 KB of flash for program storage, 256<br>bytes of SRAM for data storage, and up to 2 KB of EEPROM emulated using<br>the flash. Program flash uses four protection levels on blocks of 64 bytes,<br>allowing customized software information protection (IP)" to "Memory uses<br>16 KB of flash for program storage, 256 bytes of SRAM for data storage, and up<br>to 2 KB of EEPROM emulated using the flash. Program flash uses four protection<br>levels on blocks of 64 bytes, allowing customized software information protection<br>(IP)".<br>Removed package diagram spec 001-12919 as there is no MPN mapped to this<br>package.<br>The text "Pin must be left floating" is included under Description of NC pin in<br>Table 6 on page 14. |
| *U       | 3598291 | LURE /<br>XZNG      | 04/24/2012         | Changed the PWM description string from "8- to 32-bit" to "8- and 16-bit".<br>Updated package diagrams 001-13191 and 51-85048.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



## Document History Page (continued)

| Revision | ECN     | Origin of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|---------|---------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *V       | 3991993 | PMAD                | 05/08/2013         | Updated Packaging Information:<br>spec 51-85014 – Changed revision from *F to *G.<br>spec 51-85061 – Changed revision from *E to *F.<br>spec 001-13191 – Changed revision from *F to *G.<br>Updated Reference Documents (Removed 001-17397 spec, 001-14503 spec<br>related information).<br>Added Errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *W       | 4081641 | PMAD                | 07/31/2013         | Added Errata footnotes (Note 1, 2, 14, 21, 25).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |         |                     |                    | Updated Features:<br>Replaced "±2.5%" with "±5%".<br>Added Note 1 and referred the same note in ±5% under "Precision,<br>programmable clocking".<br>Updated PSoC Functional Overview:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |         |                     |                    | Updated PSoC Core:<br>Replaced "2.5%" with "5%" in 4th paragraph.<br>Added Note 2 and referred the same note in 5%.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |         |                     |                    | Updated Electrical Specifications:<br>Updated DC Electrical Characteristics:<br>Updated DC Chip-Level Specifications:<br>Added Note 14 and referred the same note in $V_{DD}$ parameter.<br>Updated AC Electrical Characteristics:<br>Updated AC Chip-Level Specifications:<br>Added Note 21 and referred the same note in $F_{IMO24}$ parameter in Table 29.<br>Replaced all instances of "24.6" with "25.2" in Table 29.<br>Replaced all instances of "23.4" with "22.8" in Table 29.<br>Replaced all instances of "49.2" with "50.4" in Table 29.<br>Replaced "12.3" with "12.6" for maximum value of $F_{CPU2}$ parameter in Table 29.<br>Replaced "46.8" with "45.6" for minimum value of Fout48M parameter in Table 29.<br>Added Note 25 and referred the same note in $T_{POWERUP}$ parameter in Table 29.<br>Added Note 25 and referred the same note in $T_{POWERUP}$ parameter in Table 29.<br>Replaced all instances of "49.2" with "50.4" in Table 34.<br>Replaced all instances of "24.6" with "25.2" in Table 34.<br>Updated Packaging Information:<br>spec 51-85026 – Changed revision from *F to *G.<br>spec 51-85048 – Changed revision from *G to *H. |
|          |         |                     |                    | Updated Errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |         |                     |                    | Updated in new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *X       | 4378144 | PMAD                | 05/13/2014         | Updated Electrical Specifications:<br>Updated AC Electrical Characteristics:<br>Updated AC External Clock Specifications:<br>Updated Table 37:<br>Changed unit from "ms" to "µs" corresponding to "Power-up IMO to switch".<br>Updated Packaging Information:<br>spec 51-85026 – Changed revision from *G to *H.<br>spec 51-85064 – Changed revision from *E to *F.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



## Document History Page (continued)

| Revision | ECN     | Origin of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                          |
|----------|---------|---------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *Y       | 4461247 | ASRI                | 07/30/2014         | Replaced references of "Application Notes for Surface Mount Assembly of<br>Amkor's MicroLeadFrame (MLF) Packages" with "Design Guidelines for<br>Cypress Quad Flat No Extended Lead (QFN) Packaged Devices – AN72845" ir<br>all instances across the document.                                                                                                 |
|          |         |                     |                    | Added More Information.                                                                                                                                                                                                                                                                                                                                        |
|          |         |                     |                    | Added PSoC Designer.                                                                                                                                                                                                                                                                                                                                           |
|          |         |                     |                    | Removed "Getting Started".                                                                                                                                                                                                                                                                                                                                     |
|          |         |                     |                    | Updated Electrical Specifications:<br>Updated DC Electrical Characteristics:<br>Updated DC I2C Specifications:<br>Updated Table 28:<br>Replaced V <sub>OHI2C</sub> with V <sub>OLI2C</sub> .                                                                                                                                                                   |
| *Z       | 4479512 | ASRI /<br>RJVB      | 09/03/2014         | Updated Electrical Specifications:<br>Updated DC Electrical Characteristics:<br>Added DC Analog External Reference Specifications.<br>Updated AC Electrical Characteristics:<br>Updated AC Operational Amplifier Specifications:<br>Updated description.<br>Updated Figure 18.                                                                                 |
|          |         |                     |                    | Updated Errata:<br>Updated Errata Summary:<br>Updated details in "Fix Status" column in the table.<br>Updated details in "Fix Status" bulleted point below the table.                                                                                                                                                                                          |
| AA       | 4622517 | DIMA                | 01/13/2015         | Updated Pinouts:<br>Updated 100-Pin Part Pinout:<br>Updated Table 6:<br>Added Note 10 and referred the same note in description of pin 15, pin 34, pin 65<br>pin 84 and pin 85.<br>Updated 100-Pin Part Pinout (On-Chip Debug):<br>Updated Table 7:<br>Added Note 12 and referred the same note in description of pin 15, pin 34, pin 65<br>pin 84 and pin 85. |
|          |         |                     |                    | Updated Packaging Information:<br>spec 51-85079 – Changed revision from *E to *F.                                                                                                                                                                                                                                                                              |
| AB       | 4882080 | ASRI                | 08/12/2015         | Replaced "Flash pages" with "Flash banks" in all instances across the document<br>Updated Packaging Information:<br>spec 001-13191 – Changed revision from *G to *H.                                                                                                                                                                                           |
| AC       | 5702069 | ASRI                | 04/19/2017         | Updated Cypress logo.<br>Updated Copyright.<br>Updated the following Packaging Information:<br>Figure 23 (spec 51-85064 *F to *G)<br>Figure 26 (spec 51-85048 *I to *J)                                                                                                                                                                                        |



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

## **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

#### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2003-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and ober countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or systems, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

#### Document Number: 38-12013 Rev. AC

#### Revised April 19, 2017

Page 69 of 69

PSoC Designer™ and Programmable System-on-Chip™ are trademarks and PSoC<sup>®</sup> and CapSense<sup>®</sup> are registered trademarks of Cypress Semiconductor Corporation. Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Cypress Semiconductor:

<u>CY8C29566-24AXIT</u> <u>CY8C29866-24AXIT</u> <u>CY8C29466-24PXI</u> <u>CY8C29466-24SXI</u> <u>CY8C29566-24AXI</u> <u>CY8C29666-24AXI</u> <u>CY8C29667</u>