Kaimeite Electronic (HK) Co., Limited
First choice One-Stop Mixed Distributor for World-Class manufacturer Email: info@kaimte.com Website: www.kaimte.com

# Click to view price, real time Inventory, Delivery & Lifecycle Information;

# TLV274IDR

# Texas instruments

Operational Amplifiers - Op Amps Quad 3MHz R/R

Any questions, please feel free to contact us. info@kaimte.com













TLV271, TLV272, TLV274

SLOS351E - FEBRUARY 2004-REVISED NOVEMBER 2016

# TLV27x Family of 550-µA/Ch, 3-MHz, Rail-to-Rail Output Operational Amplifiers

#### 1 Features

Rail-to-Rail Output

Wide Bandwidth: 3 MHzHigh Slew Rate: 2.4 V/µs

Supply Voltage Range: 2.7 V to 16 V
Supply Current: 550 µA/Channel

Input Noise Voltage: 39 nV/√Hz

Input Bias Current: 1 pA

Specified Temperature Range:

- Commercial Grade: 0°C to 70°C

- Industrial Grade: -40°C to 125°C

• Ultrasmall Packaging:

- 5-Pin SOT-23 (TLV271)

8-Pin MSOP (TLV272)

Ideal Upgrade for TLC72x Family

#### 2 Applications

- E-Bike
- Power Banks
- Smoke detectors
- Solar Inverters
- Low-Power Motor Controls
- · Battery-Powered Instruments
- Building Automation

#### **Operational Amplifier**



Copyright © 2016, Texas Instruments Incorporated

#### 3 Description

Operating from 2.7 V to 16 V over the extended industrial temperature range from -40°C to +125°C, the TLV27x is a low power, wide bandwidth operational amplifier (opamp) with rail to rail output. This makes it an ideal alternative to the TLC27x family for applications where rail-to-rail output swings are essential. The TLV27x provides 3-MHz bandwidth from only 550  $\mu\text{A}.$ 

Like the TLC27x, the TLV27x is fully specified for 5-V and ±5-V supplies. The maximum recommended supply voltage is 16 V, which allows the devices to be operated from a variety of rechargeable cells (±8 V supplies down to ±1.35 V).

The CMOS inputs enable use in high-impedance sensor interfaces, with the lower voltage operation making an attractive alternative for the TLC27x in battery-powered applications.

All members are available in PDIP and SOIC with the singles in the small SOT-23 package, duals in the MSOP, and quads in the TSSOP package.

The 2.7-V operation makes it compatible with Li-Ion powered systems and the operating supply voltage range of many micropower microcontrollers available today including Tl's MSP430.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
|             | SOIC (8)   | 4.98 mm × 3.91 mm |  |  |
| TLV271      | SOT-23 (5) | 2.90 mm x 1.60 mm |  |  |
|             | PDIP (8)   | 9.81 mm × 6.35 mm |  |  |
|             | SOIC (8)   | 4.98 mm x 3.91 mm |  |  |
| TLV272      | PDIP (8)   | 9.81 mm × 6.35 mm |  |  |
|             | VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |
|             | SOIC (14)  | 8.65 mm x 3.91 mm |  |  |
| TLV274      | PDIP (14)  | 3.90 mm × 6.35 mm |  |  |
|             | TSSOP (14) | 5.00 mm × 4.40 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### **Table of Contents**

| 1 | Features 1                                                |    | 8.1 Overview                                       | 16    |
|---|-----------------------------------------------------------|----|----------------------------------------------------|-------|
| 2 | Applications 1                                            |    | 8.2 Functional Block Diagram                       | 16    |
| 3 | Description 1                                             |    | 8.3 Feature Description                            | 17    |
| 4 | Revision History2                                         |    | 8.4 Device Functional Modes                        | 17    |
| 5 | Device Comparison Table                                   | 9  | Application and Implementation                     | 18    |
| 6 | Pin Configuration and Functions4                          |    | 9.1 Application Information                        | 18    |
| 7 | Specifications6                                           |    | 9.2 Typical Application                            | 18    |
| • | 7.1 Absolute Maximum Ratings                              |    | 9.3 System Examples                                | 19    |
|   | g .                                                       | 10 | Power Supply Recommendations                       | 21    |
|   | 7.2 Recommended Operating Conditions                      | 11 | Layout                                             | 21    |
|   | 7.4 Thermal Information: TLV271                           |    | 11.1 Layout Guidelines                             |       |
|   | 7.5 Thermal Information: TLV272                           |    | 11.2 Layout Example                                | 22    |
|   | 7.6 Electrical Characteristics: DC Characteristics 8      | 12 | Device and Documentation Support                   |       |
|   | 7.7 Electrical Characteristics: Input Characteristics 8   |    | 12.1 Documentation Support                         | 23    |
|   | 7.8 Electrical Characteristics: Output Characteristics 9  |    | 12.2 Related Links                                 | 23    |
|   | 7.9 Electrical Characteristics: Power Supply              |    | 12.3 Receiving Notification of Documentation Updat | es 23 |
|   | 7.10 Electrical Characteristics: Dynamic Performance . 10 |    | 12.4 Community Resource                            | 23    |
|   | 7.11 Electrical Characteristics: Noise/Distortion         |    | 12.5 Trademarks                                    | 23    |
|   | Performance                                               |    | 12.6 Electrostatic Discharge Caution               | 23    |
|   | 7.12 Typical Characteristics                              |    | 12.7 Glossary                                      |       |
| 8 | Detailed Description                                      | 13 | Mechanical, Packaging, and Orderable Information   |       |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision D (February 2004) to Revision E

Page

| • | Added Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Deleted Continuous total power dissipation parameter from Absolute Maximum Ratings                                                                                                                                                                               |    |
| • | Deleted Dissipation Ratings table                                                                                                                                                                                                                                | 7  |
| • | Deleted Macromodel Information                                                                                                                                                                                                                                   | 21 |

Product Folder Links: TLV271 TLV272 TLV274

Submit Documentation Feedback

Copyright © 2004–2016, Texas Instruments Incorporated



#### 5 Device Comparison Table

| DEVICE (1) | V <sub>DD</sub> (V) | V <sub>IO</sub> (μV) | l <sub>Q</sub> /Ch (μA) | I <sub>IB</sub> (pA) | GBW (MHz) | SR (V/μs) | SHUTDOWN | RAIL-TO-RAIL | SINGLES/<br>DUALS/<br>QUADS |
|------------|---------------------|----------------------|-------------------------|----------------------|-----------|-----------|----------|--------------|-----------------------------|
| TLV27x     | 2.7 to 16           | 500                  | 550                     | 1                    | 3         | 2.4       | _        | 0            | S/D/Q                       |
| TLC27x     | 3 to 16             | 1100                 | 675                     | 1                    | 1.7       | 3.6       | _        | _            | S/D/Q                       |
| TLV237x    | 2.7 to 16           | 500                  | 550                     | 1                    | 3         | 2.4       | Yes      | I/O          | S/D/Q                       |
| TLC227x    | 2.7 to 16           | 300                  | 1100                    | 1                    | 2.2       | 3.6       |          | 0            | D/Q                         |
| TLV246x    | 2.7 to 6            | 150                  | 550                     | 1300                 | 6.4       | 1.6       | Yes      | I/O          | S/D/Q                       |
| TLV247x    | 2.7 to 6            | 250                  | 600                     | 2                    | 2.8       | 1.5       | Yes      | I/O          | S/D/Q                       |
| TLV244x    | 2.7 to 10           | 300                  | 725                     | 1                    | 1.8       | 1.4       |          | 0            | D/Q                         |

<sup>(1)</sup> Typical values measured at 5 V, 25°C.

Submit Documentation Feedback



#### 6 Pin Configuration and Functions



#### TLV271: D and P Packages 8-Pin SOIC and PDIP Top View



#### **Pin Functions**

|                 | PIN    |              |     |                                                                  |  |
|-----------------|--------|--------------|-----|------------------------------------------------------------------|--|
|                 | TLV    | /271         | 1/0 | DESCRIPTION                                                      |  |
| NAME            | SOT-23 | SOIC<br>PDIP | .,, | DECOMI TION                                                      |  |
| GND             | 2      | 4            | _   | Negative (lowest) supply or ground (for single-supply operation) |  |
| IN-             | 4      | 2            | I   | Negative (inverting) input                                       |  |
| IN+             | 3      | 3            | I   | Positive (noninverting) input                                    |  |
| NC              | _      | 1, 5, 8      | _   | No internal connection (can be left floating)                    |  |
| OUT             | 1      | 6            | 0   | Output                                                           |  |
| V <sub>DD</sub> | 5      | 7            | _   | Positive (highest) supply                                        |  |

#### TLV272: D, DGK, and P Packages 8-Pin SOIC, VSSOP, and PDIP Top View



#### **Pin Functions**

| P        | PIN                   |     |                                                                  |  |
|----------|-----------------------|-----|------------------------------------------------------------------|--|
|          | TLV272                |     |                                                                  |  |
| NAME     | SOIC<br>VSSOP<br>PDIP | I/O | DESCRIPTION                                                      |  |
| GND      | 4                     | _   | Negative (lowest) supply or ground (for single-supply operation) |  |
| 1IN-     | 2                     | I   | Inverting input, channel 1                                       |  |
| 1IN+     | 3                     | I   | Noninverting input, channel 1                                    |  |
| 2IN-     | 6                     | I   | Inverting input, channel 2                                       |  |
| 2IN+     | 5                     | I   | Noninverting input, channel 2                                    |  |
| 1OUT     | 1                     | 0   | Output, channel 1                                                |  |
| 2OUT     | 7                     | 0   | Output, channel 2                                                |  |
| $V_{DD}$ | 8                     | _   | Positive (highest) supply                                        |  |

Product Folder Links: TLV271 TLV272 TLV274

Submit Documentation Feedback



#### TLV274: D, PW, and N Packages 14-Pin SOIC, TSSOP, and PDIP Top View



#### **Pin Functions**

| F        | PIN                   |     |                                                         |  |  |
|----------|-----------------------|-----|---------------------------------------------------------|--|--|
| TLV274   |                       |     |                                                         |  |  |
| NAME     | SOIC<br>TSSOP<br>PDIP | I/O | DESCRIPTION                                             |  |  |
| GND      | 11                    | _   | Negative supply or ground (for single-supply operation) |  |  |
| 1IN-     | 2                     | I   | Inverting input, channel 1                              |  |  |
| 1IN+     | 3                     | 1   | Noninverting input, channel 1                           |  |  |
| 2IN-     | 6                     | I   | Inverting input, channel 2                              |  |  |
| 2IN+     | 5                     | I   | Noninverting input, channel 2                           |  |  |
| 3IN-     | 9                     | I   | Inverting input, channel 3                              |  |  |
| 3IN+     | 10                    | I   | Noninverting input, channel 3                           |  |  |
| 4IN-     | 13                    | I   | Inverting input, channel 4                              |  |  |
| 4IN+     | 12                    | I   | Noninverting input, channel 4                           |  |  |
| 1OUT     | 1                     | 0   | Output, channel 1                                       |  |  |
| 2OUT     | 7                     | 0   | Output, channel 2                                       |  |  |
| 3OUT     | 8                     | 0   | Output, channel 3                                       |  |  |
| 4OUT     | 14                    | 0   | Output, channel 4                                       |  |  |
| $V_{DD}$ | 4                     | _   | Positive supply                                         |  |  |



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                               |                                                                                                                    |                         | MIN                                                                                            | MAX | UNIT |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------|-----|------|
|                               | Supply, V <sub>DD</sub>                                                                                            | Supply, V <sub>DD</sub> |                                                                                                |     | V    |
| Voltage                       | Differential input, V <sub>ID</sub>                                                                                | -V <sub>DD</sub>        | $V_{DD}$                                                                                       | V   |      |
|                               | e Differential input, $V_{ID}$ Input, $V_{I}$ Input, $I_{I}$ Output, $I_{O}$ Operating, $T_{A}$ C-suffix  I-suffix | -0.2                    | $V_{DD} + 0.2$                                                                                 | V   |      |
| Current Input, I <sub>I</sub> | Input, I <sub>I</sub>                                                                                              |                         |                                                                                                | 10  | mA   |
| Current                       | Output, I <sub>O</sub>                                                                                             | C-suffix                | -100                                                                                           | 100 | mA   |
|                               | Operating T                                                                                                        | C-suffix                | 0                                                                                              | 70  | °C   |
| Tamparatura                   | Operating, 1 <sub>A</sub>                                                                                          | I-suffix                | -V <sub>DD</sub> V <sub>DD</sub> V<br>-0.2 V <sub>DD</sub> + 0.2 V<br>-10 10 mA<br>-100 100 mA |     |      |
|                               | Junction, T <sub>J</sub>                                                                                           |                         |                                                                                                | 150 | °C   |
|                               |                                                                                                                    | -65                     | 150                                                                                            | °C  |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values, except differential voltages, are with respect to GND.

#### 7.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                             |               | MIN   | NOM MAX               | UNIT |  |
|---------------------------------------------|---------------|-------|-----------------------|------|--|
| Complex coltage V                           | Single-supply | 2.7   | 16                    |      |  |
| Supply voltage, V <sub>DD</sub>             | Split-supply  | ±1.35 | ±8                    | V    |  |
| Common-mode input voltage, V <sub>ICR</sub> |               | 0     | V <sub>DD</sub> −1.35 | V    |  |
| Split-supply                                | C-suffix      | 0     | 70                    | °C   |  |
|                                             | I-suffix      | -40   | 125                   |      |  |

Submit Documentation Feedback

Copyright © 2004–2016, Texas Instruments Incorporated



#### 7.3 Thermal Information: TLV271

|                      |                                              |             | TLV271          |             |      |  |  |
|----------------------|----------------------------------------------|-------------|-----------------|-------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | D<br>(SOIC) | DBV<br>(SOT-23) | P<br>(PDIP) | UNIT |  |  |
|                      |                                              | 8 PINS      | 5 PINS          | 8 PINS      |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 127.2       | 221.7           | 49.2        | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 71.6        | 144.7           | 39.4        | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 68.2        | 49.7            | 26.4        | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 22          | 26.1            | 15.4        | °C/W |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 67.6        | 49              | 26.3        | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a         | n/a             | n/a         | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.4 Thermal Information: TLV272

| THERMAL METRIC <sup>(1)</sup> |                                              | D<br>(SOIC) | DGK<br>(VSSOP) | P<br>(PDIP) | UNIT |
|-------------------------------|----------------------------------------------|-------------|----------------|-------------|------|
|                               |                                              | 8 PINS      | 8 PINS         | 8 PINS      |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 127.2       | 186.6          | 49.2        | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 71.6        | 78.8           | 39.4        | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 68.2        | 107.9          | 26.4        | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 22          | 15.5           | 15.4        | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 67.6        | 106.3          | 26.3        | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | n/a         | n/a            | n/a         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.5 Thermal Information: TLV274

|                               |                                              |             | TLV274      |               |      |  |
|-------------------------------|----------------------------------------------|-------------|-------------|---------------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | D<br>(SOIC) | N<br>(PDIP) | PW<br>(TSSOP) | UNIT |  |
|                               |                                              | 14 PINS     | 14 PINS     | 14 PINS       |      |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 97          | 66.3        | 135           | °C/W |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 56          | 20.5        | 45            | °C/W |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 53          | 26.8        | 66            | °C/W |  |
| ΨЈТ                           | Junction-to-top characterization parameter   | 19          | 2.1         | n/a           | °C/W |  |
| ΨЈВ                           | Junction-to-board characterization parameter | 46          | 26.2        | 60            | °C/W |  |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | n/a         | n/a         | n/a           | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 7.6 Electrical Characteristics: DC Characteristics

at specified free-air temperature, V<sub>DD</sub> = 2.7 V, 5 V, and ±5 V (unless otherwise noted)

|                        | PARAMETER                 | TEST COND                                                               | ITIONS                        | T <sub>A</sub> <sup>(1)</sup> | MIN | TYP | MAX | UNIT  |
|------------------------|---------------------------|-------------------------------------------------------------------------|-------------------------------|-------------------------------|-----|-----|-----|-------|
| V                      | Input offeet voltege      |                                                                         |                               | 25°C                          |     | 0.5 | 5   | m)/   |
| $V_{IO}$               | Input offset voltage      | $V_{IC} = V_{DD/2}, R_L = 10 \text{ k}\Omega, V_O = 10 \text{ k}\Omega$ | $= V_{DD/2}, R_S = 50 \Omega$ | Full range                    |     |     | 7   | mV    |
| $\alpha V_{\text{IO}}$ | Offset voltage drift      |                                                                         |                               | 25°C                          |     | 2   |     | μV/°C |
|                        |                           | $V_{IC} = 0 \text{ to } V_{DD} - 1.35 \text{ V},$                       | V - 2.7.V                     | 25°C                          | 58  | 70  |     |       |
|                        |                           | $R_S = 50 \Omega$                                                       | $V_{DD} = 2.7 \text{ V}$      | Full range                    | 55  |     |     |       |
| CMDD                   | Common-mode               | $V_{IC} = 0$ to $V_{DD} - 1.35 V$ ,                                     | V <sub>DD</sub> = 5 V         | 25°C                          | 65  | 80  |     | dB    |
| CMRR re                | rejection ratio           | $R_S = 50 \Omega$                                                       |                               | Full range                    | 62  |     |     | ub    |
|                        |                           | $V_{IC} = -5 \text{ V to } V_{DD} = 1.35 \text{ V},$                    |                               | 25°C                          | 69  | 85  |     |       |
|                        |                           | $R_S = 50 \Omega$                                                       | $V_{DD} = \pm 5 \text{ V}$    | Full range                    | 66  |     |     |       |
|                        |                           |                                                                         | V 27V                         | 25°C                          | 97  | 106 |     |       |
|                        |                           |                                                                         | $V_{DD} = 2.7 \text{ V}$      | Full range                    | 76  |     |     |       |
| ^                      | Large-signal differential | $V_{O(PP)} = V_{DD}/2,$                                                 | V 5.V                         | 25°C                          | 100 | 110 |     | ٩D    |
|                        | voltage amplification     | $R_L = 10 \text{ k}\Omega$                                              | $V_{DD} = 5 V$                | Full range                    | 86  |     |     | dB    |
|                        |                           |                                                                         | V .5.V                        | 25°C                          | 100 | 115 |     |       |
|                        |                           | $V_{DD} = \pm 5 \text{ V}$                                              |                               | Full range                    | 90  |     |     | 1     |

<sup>(1)</sup> Full range is 0°C to 70°C for C-suffix and full range is -40°C to 125°C for I-suffix. If not specified, full range is -40°C to 125°C.

#### 7.7 Electrical Characteristics: Input Characteristics

at specified free-air temperature,  $V_{DD}$  = 2.7 V, 5 V, and ±5 V (unless otherwise noted).

|                   | PARAMETER                     | TEST CONDITIONS                                                                     | T <sub>A</sub> | MIN TYP | MAX  | UNIT      |
|-------------------|-------------------------------|-------------------------------------------------------------------------------------|----------------|---------|------|-----------|
|                   |                               |                                                                                     | 25°C           | 1       | 60   |           |
| I <sub>IO</sub>   | Input offset current          | $V_{DD} = 5 \text{ V}, V_{IC} = V_{DD}/2,$<br>$V_{O} = V_{DD}/2, R_{S} = 50 \Omega$ | 70°C           |         | 100  | pA        |
|                   |                               | VO = VDD/2, NS = 00 22                                                              | 125°C          |         | 1000 |           |
|                   |                               |                                                                                     | 25°C           | 1       | 60   |           |
| $I_{IB}$          | Input bias current            | $V_{DD} = 5 \text{ V}, V_{IC} = V_{DD}/2, V_{O} = V_{DD}/2, R_{S} = 50 \Omega$      | 70°C           |         | 100  | pA        |
|                   |                               | VO = VDD/2, NS = 00 22                                                              | 125°C          |         | 1000 |           |
| r <sub>i(d)</sub> | Differential input resistance |                                                                                     | 25°C           | 1000    |      | $G\Omega$ |
| C <sub>IC</sub>   | Common-mode input capacitance | f = 21 kHz                                                                          | 25°C           | 8       |      | pF        |



#### 7.8 Electrical Characteristics: Output Characteristics

at specified free-air temperature,  $V_{DD}$  = 2.7 V, 5 V, and ±5 V (unless otherwise noted).

|                 | PARAMETER                 | TEST COND                                      | ITIONS                     | T <sub>A</sub> | MIN  | TYP   | MAX   | UNIT |
|-----------------|---------------------------|------------------------------------------------|----------------------------|----------------|------|-------|-------|------|
|                 |                           |                                                | V 27V                      | 25°C           | 2.55 | 2.58  |       |      |
|                 |                           |                                                | $V_{DD} = 2.7 \text{ V}$   | Full range     | 2.48 |       |       |      |
|                 |                           | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\         | V 5.V                      | 25°C           | 4.9  | 4.93  |       |      |
|                 |                           | $V_{IC} = V_{DD}/2$ , $I_{OH} = -1$ mA         | $V_{DD} = 5 V$             | Full range     | 4.85 |       |       |      |
|                 |                           |                                                | ., _,,                     | 25°C           | 4.92 | 4.96  |       |      |
| .,              | High lavel autout valtage |                                                | $V_{DD} = \pm 5 \text{ V}$ | Full range     | 4.9  |       |       | V    |
| V <sub>OH</sub> | High-level output voltage |                                                | V 0.7.V                    | 25°C           | 1.9  | 2.1   |       | V    |
|                 |                           |                                                | $V_{DD} = 2.7 \text{ V}$   | Full range     | 1.5  |       |       |      |
|                 |                           | $V_{IC} = V_{DD}/2$ , $I_{OH} = -5 \text{ mA}$ | V 5.V                      | 25°C           | 4.6  | 4.68  |       |      |
|                 |                           |                                                | $V_{DD} = 5 V$             | Full range     | 4.5  |       |       |      |
|                 |                           |                                                | .,                         | 25°C           | 4.7  | 4.84  |       |      |
|                 |                           |                                                | $V_{DD} = \pm 5 \text{ V}$ | Full range     | 4.65 |       |       |      |
|                 |                           |                                                | ., 0.7.                    | 25°C           |      | 0.1   | 0.15  |      |
|                 |                           | $V_{IC} = V_{DD}/2$ , $I_{OH} = 1 \text{ mA}$  | V <sub>DD</sub> = 2.7 V    | Full range     |      |       | 0.22  |      |
|                 |                           |                                                | V <sub>DD</sub> = 5 V      | 25°C           |      | 0.05  | 0.1   |      |
|                 |                           |                                                |                            | Full range     |      |       | 0.15  | =    |
|                 |                           |                                                | .,                         | 25°C           |      | -4.95 | -4.92 |      |
| .,              | Landa al antantinalia aa  |                                                | $V_{DD} = \pm 5 \text{ V}$ | Full range     |      |       | -4.9  | .,   |
| V <sub>OL</sub> | Low-level output voltage  |                                                | V 0.7.V                    | 25°C           |      | 0.5   | 0.7   | V    |
|                 |                           |                                                | $V_{DD} = 2.7 \text{ V}$   | Full range     |      |       | 1.1   |      |
|                 |                           | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\         |                            | 25°C           |      | 0.28  | 0.4   |      |
|                 |                           | $V_{IC} = V_{DD}/2$ , $I_{OH} = 5 \text{ mA}$  | $V_{DD} = 5 V$             | Full range     |      |       | 0.5   |      |
|                 |                           |                                                | .,                         | 25°C           |      | -4.84 | -4.7  |      |
|                 |                           |                                                | $V_{DD} = \pm 5 \text{ V}$ | Full range     |      |       | -4.65 |      |
|                 |                           | $V_O = 0.5 \text{ V from rail},$               | Positive rail              | 25°C           |      | 4     |       |      |
|                 |                           | $V_{DD} = 2.7 \text{ V}$                       | Negative rail              | 25°C           |      | 5     |       |      |
|                 | Outrot sument             | $V_{\rm O} = 0.5 \text{ V from rail},$         | Positive rail              | 25°C           |      | 7     |       | Λ    |
| I <sub>O</sub>  | Output current            | $V_{DD} = 5 \text{ V}$                         | Negative rail              | 25°C           |      | 8     |       | mA   |
|                 |                           | $V_O = 0.5 \text{ V from rail},$               | Positive rail              | 25°C           |      | 13    |       |      |
|                 |                           | V <sub>DD</sub> = 10 V                         | Negative rail              | 25°C           |      | 12    |       |      |



#### 7.9 Electrical Characteristics: Power Supply

at specified free-air temperature,  $V_{DD} = 2.7 \text{ V}$ , 5 V, and  $\pm 5 \text{ V}$  (unless otherwise noted).

|      | PARAMETER                               | TEST COND                                                 | ITIONS                  | T <sub>A</sub> <sup>(1)</sup> | MIN | TYP | MAX  | UNIT |
|------|-----------------------------------------|-----------------------------------------------------------|-------------------------|-------------------------------|-----|-----|------|------|
|      |                                         |                                                           | V <sub>DD</sub> = 2.7 V | 25°C                          |     | 470 | 560  |      |
|      | Supply current                          | $V_O = V_{DD}/2$                                          | $V_{DD} = 5 V$          | 25°C                          |     | 550 | 660  |      |
| IDD  | (per channel)                           |                                                           | V 40 V                  | 25°C                          |     | 625 | 800  | μA   |
|      |                                         |                                                           | V <sub>DD</sub> = 10 V  | Full range                    |     |     | 1000 |      |
|      | Supply voltage rejection                |                                                           |                         | 25°C                          | 70  | 80  |      |      |
| PSRR | ratio $(\Delta V_{DD} / \Delta V_{IO})$ | $V_{DD}$ = 2.7 V to 16 V, $V_{IC}$ = $V_{DD}/2$ , no load |                         | Full range                    | 65  |     |      | dB   |

<sup>(1)</sup> Full range is 0°C to 70°C for C-suffix and full range is -40°C to 125°C for I-suffix. If not specified, full range is -40°C to 125°C.

#### 7.10 Electrical Characteristics: Dynamic Performance

over operating free-air temperature range (unless otherwise noted).

|                | PARAMETER             | TEST CON                                                                                                                                                             | IDITIONS                      | T <sub>A</sub> <sup>(1)</sup> | MIN  | TYP | MAX | UNIT    |
|----------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|------|-----|-----|---------|
| LICDW          | Haite, main handeddis | D 01:0 0 40 = E                                                                                                                                                      | V <sub>DD</sub> = 2.7 V       | 25°C                          |      | 2.4 |     | N 41 1- |
| UGBW           | Unity-gain bandwidth  | $R_L = 2 \text{ k}\Omega, C_L = 10 \text{ pF}$                                                                                                                       | V <sub>DD</sub> = 5 V to 10 V | 25°C                          |      | 3   |     | MHz     |
|                |                       |                                                                                                                                                                      | V 27V                         | 25°C                          | 1.35 | 2.1 |     | 1////   |
|                |                       |                                                                                                                                                                      | $V_{DD} = 2.7 \text{ V}$      | Full range                    | 1    |     |     | V/µs    |
| CD             | Slew rate at unity    | $V_{O(PP)} = V_{DD}/2,$                                                                                                                                              | V 5.V                         | 25°C                          | 1.45 | 2.4 |     | 1//     |
| SR             | gain                  | $C_L = 50 \text{ pF},$<br>$R_L = 10 \text{ k}\Omega$                                                                                                                 | $V_{DD} = 5 V$                | Full range                    | 1.2  |     |     | V/µs    |
|                |                       |                                                                                                                                                                      | \/ .F.\/                      | 25°C                          | 1.8  | 2.6 |     | 1////   |
|                |                       |                                                                                                                                                                      | $V_{DD} = \pm 5 \text{ V}$    | Full range                    | 1.3  |     |     | V/µs    |
| φ <sub>m</sub> | Phase margin          | $R_L = 2 k\Omega$                                                                                                                                                    | C <sub>L</sub> = 10 pF        | 25°C                          |      | 65  |     | 0       |
|                | Gain margin           | $R_L = 2 k\Omega$                                                                                                                                                    | C <sub>L</sub> = 10 pF        | 25°C                          |      | 18  |     | dB      |
|                | Catting time          | $\begin{split} V_{DD} &= 2.7 \text{ V}, \\ V_{(STEP)PP} &= 1 \text{ V}, \\ A_{V} &= -1, \\ C_{L} &= 10 \text{ pF} \\ R_{L} &= 2  k\Omega \end{split}$                | 0.1%                          | 0500                          |      | 2.9 |     |         |
| t <sub>S</sub> | Setting time          | $\begin{split} V_{DD} &= 5 \text{ V, } \pm 5 \text{ V} \\ V_{(STEP)PP} &= 1 \text{ V,} \\ A_{V} &= -1, \\ C_{L} &= 47 \text{ pF} \\ R_{L} &= 2  k\Omega \end{split}$ | 0.1%                          | - 25°C                        |      | 2   |     | μs      |

<sup>(1)</sup> Full range is 0°C to 70°C for C suffix and full range is -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C.

#### 7.11 Electrical Characteristics: Noise/Distortion Performance

over operating free-air temperature range (unless otherwise noted).

|                | PARAMETER                      | TEST COND                                                                                                                      | ITIONS               | T <sub>A</sub> | MIN | TYP MAX | UNIT                |
|----------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|---------|---------------------|
|                |                                | $V_{DD} = 2.7 \text{ V}$                                                                                                       | A <sub>V</sub> = 1   |                | 0   | .02%    |                     |
|                |                                | $V_{DD} = 2.7 \text{ V},$<br>$V_{O(PP)} = V_{DD}/2 \text{ V},$                                                                 | A <sub>V</sub> = 10  | 25°C           | 0   | .05%    |                     |
| THD + N        | Total harmonic distortion      | $R_L = 2 k\Omega$ , $f = 10 kHz$                                                                                               | A <sub>V</sub> = 100 |                | 0   | .18%    |                     |
| IND+N          | plus noise                     | V <sub>DD</sub> = 5 V +5 V                                                                                                     | A <sub>V</sub> = 1   |                | 0   | .02%    |                     |
|                |                                | $V_{DD} = 5 \text{ V}, \pm 5 \text{ V},$<br>$V_{O(PP)} = V_{DD}/2 \text{ V},$<br>$R_L = 2 \text{ k}\Omega, f = 10 \text{ kHz}$ | A <sub>V</sub> = 10  | 25°C           | 0   | .09%    |                     |
|                |                                | $R_L = 2 k\Omega$ , $f = 10 kHz$                                                                                               | A <sub>V</sub> = 100 |                |     | 0.5%    |                     |
| V              | Equivalent input noise         | f = 1 kHz                                                                                                                      |                      | 25°C           |     | 39      | nV/√ <del>Hz</del>  |
| V <sub>n</sub> | voltage                        | f = 10 kHz                                                                                                                     | 25°C                 |                | 35  | IIV/VHZ |                     |
| In             | Equivalent input noise current | f = 1 kHz                                                                                                                      |                      | 25°C           |     | 0.6     | fA /√ <del>Hz</del> |



#### 7.12 Typical Characteristics

#### **Table 1. Table of Graphs**

|                    | DESCRIPTIO                                   | N                            | FIGURE NO.                      |
|--------------------|----------------------------------------------|------------------------------|---------------------------------|
| CMRR               | Common-mode rejection ratio                  | vs Frequency                 | Figure 1                        |
|                    | Input bias and offset current                | vs Free-air temperature      | Figure 2                        |
| $V_{OL}$           | Low-level output voltage                     | vs Low-level output current  | Figure 3,<br>Figure 5, Figure 7 |
| $V_{OH}$           | High-level output voltage                    | vs High-level output current | Figure 4,<br>Figure 6, Figure 8 |
| V <sub>O(PP)</sub> | Peak-to-peak output voltage                  | vs Frequency                 | Figure 9                        |
| I <sub>DD</sub>    | Supply current                               | vs Supply voltage            | Figure 10                       |
| PSRR               | Power-supply rejection ratio                 | vs Frequency                 | Figure 11                       |
| A <sub>VD</sub>    | Differential voltage gain and phase          | vs Frequency                 | Figure 12                       |
|                    | Gain-bandwidth product                       | vs Free-air temperature      | Figure 13                       |
| SR                 | Classification                               | vs Supply voltage            | Figure 14                       |
| SK                 | Slew rate                                    | vs Free-air temperature      | Figure 15                       |
| φ <sub>m</sub>     | Phase margin                                 | vs Capacitive load           | Figure 16                       |
| V <sub>n</sub>     | Equivalent input noise voltage               | vs Frequency                 | Figure 17                       |
|                    | Voltage-follower large-signal pulse response |                              | Figure 18,<br>Figure 19         |
|                    | Voltage-follower small-signal pulse response |                              | Figure 20                       |
|                    | Inverting large-signal response              |                              | Figure 21,<br>Figure 22         |
|                    | Inverting small-signal response              |                              | Figure 23                       |
|                    | Crosstalk                                    | vs Frequency                 | Figure 24                       |







Figure 2. Input Bias and Offset Current vs Free-Air Temperature

Product Folder Links: TLV271 TLV272 TLV274

Submit Documentation Feedback



















#### 8 Detailed Description

#### 8.1 Overview

The TLV27x operates from a single power supply and consumes only 550  $\mu A$  of quiescent current. With rail-to-rail output swing capability and 3-MHz bandwidth, the TLV27x is ideal for battery-powered and industrial applications.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated



#### 8.3 Feature Description

#### 8.3.1 Rail to Rail Output

The TLV27x family of opamps features a rail to trail output stage. Rail to rail outputs allow for a wide dynamic range in low voltage systems. This feature along with low power and wide bandwidth make the TLV27x family suitable for portable and battery powered systems.

#### 8.3.2 Offset Voltage

The output offset voltage ( $V_{OO}$ ) is the sum of the input offset voltage ( $V_{IO}$ ) and both input bias currents ( $I_{IB}$ ) times the corresponding gains. Use the schematic in Figure 25 and Equation 1 to calculate the output offset voltage:



Copyright © 2016, Texas Instruments Incorporated

Figure 25. Output Offset Voltage Model

$$V_{OO} = V_{IO} \left[ 1 + \left( \frac{R_F}{R_G} \right) \right] \pm I_{IB+} R_S \left[ 1 + \left( \frac{R_F}{R_G} \right) \right] \pm I_{IB-} R_F$$
(1)

#### 8.3.3 Driving a Capacitive Load

When the amplifier is configured in this manner, capacitive loading directly on the output decreases the device phase margin, leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, TI recommends placing a resistor in series ( $R_{NULL}$ ) with the output of the amplifier, as shown in Figure 26. A minimum value of 20  $\Omega$  should work well for most applications.



Copyright © 2016, Texas Instruments Incorporated

Figure 26. Driving a Capacitive Load

#### 8.4 Device Functional Modes

Copyright © 2004-2016, Texas Instruments Incorporated

The TLV27x has a single functional mode. It is operational when the power supply applied to the device is between 2.7 V ( $\pm$ 1.35 V) and 16 V ( $\pm$ 8 V). Electrical parameters that can vary with operating conditions are shown in *Typical Characteristics*.



#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TLV27x family offers outstanding DC and AC performance. These devices operate up to a 16-V power supply and offer ultra-low input bias current and 3-MHz bandwidth. These features make the TLV27x a robust operational amplifier for battery-powered and industrial applications.

#### 9.2 Typical Application



Figure 27. Second-Order, Low-Pass Filter

#### 9.2.1 Design Requirements

- Gain = 1 V/V
- Low-pass cutoff frequency = 50 kHz
- -40-db/dec filter response
- Maintain less than 3-dB gain peaking in the gain versus frequency response

#### 9.2.2 Detailed Design Procedure

The infinite-gain multiple-feedback circuit for a low-pass network function is shown in Figure 27. Use Equation 2 to calculate the voltage transfer function.

$$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1 R_3 C_2 C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3 R_4 C_2 C_5}$$
(2)

This circuit produces a signal inversion. For this circuit, the gain at DC and the low-pass cutoff frequency are calculated by Equation 3:

Gain = 
$$\frac{R_4}{R_1}$$
  
 $f_C = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$  (3)



#### **Typical Application (continued)**

Software tools are readily available to simplify filter design. WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH® Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web-based tool from the WEBENCH Design Center, WEBENCH Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.

#### 9.2.3 Application Curve



Figure 28. TLV27x Second-Order, 50-kHz, Low-Pass Filter

#### 9.3 System Examples

#### 9.3.1 General Configurations

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this limiting is to place an RC filter at the noninverting terminal of the amplifier (see Figure 29 and Equation 4).



Copyright © 2016, Texas Instruments Incorporated

Figure 29. Single-Pole Low-Pass Filter

$$\frac{V_{O}}{V_{I}} = \left(1 + \frac{R_{F}}{R_{G}}\right) \left(\frac{1}{1 + sR_{1}C_{1}}\right)$$

$$f_{-3db} = \frac{1}{2\pi R_{1}C_{1}}$$

Product Folder Links: TLV271 TLV272 TLV274

(4)



#### System Examples (continued)

If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter, shown in Figure 30, can be used for this task. For best results, the amplifier should have a bandwidth that is 8 to 10 times the filter frequency bandwidth; refer to Equation 5. Failure to use an amplifier with this characteristic can result in phase shift of the amplifier.



Copyright © 2016, Texas Instruments Incorporated

Figure 30. Two-Pole, Low-Pass, Sallen-Key Filter

$$R_1 = R_2 = R$$
  
 $C_1 = C_2 = C$   
 $Q = Peaking Factor$   
(Butterworth  $Q = 0.707$ )

$$f_{-3db} = \frac{1}{2\pi RC}$$

$$R_{G} = \frac{R_{F}}{\left(2 - \frac{1}{Q}\right)}$$

(5)

Submit Documentation Feedback



#### 10 Power Supply Recommendations

The TLV27x is specified for operation from 2.7 V to 16 V (±1.35 V to ±8 V); many specifications apply from –40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

#### **CAUTION**

Supply voltages larger than 16.5 V can permanently damage the device; see the *Absolute Maximum Ratings*.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see *Layout Guidelines*.

#### 11 Layout

#### 11.1 Layout Guidelines

To achieve the levels of high performance of the TLV27x, follow proper printed circuit board (PCB) design techniques. A general set of guidelines is given in the following.

- Ground planes—TI highly recommends using a ground plane on the board to provide all components with a low-inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance.
- Proper power supply decoupling—Use a 6.8-µF tantalum capacitor in parallel with a 0.1-µF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-µF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-µF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors.
- Sockets—Sockets can be used but are not recommended. The additional lead inductance in the socket pins
  often leads to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the
  best implementation.
- Short trace runs/compact part placements—Optimum high performance is achieved when stray series
  inductance has been minimized. To realize this, the circuit layout should be made as compact as possible,
  thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the
  amplifier. Its length should be kept as short as possible. This helps to minimize stray capacitance at the input
  of the amplifier.
- Surface-mount passive components—Using surface-mount passive components is recommended for high
  performance amplifier circuits for several reasons. First, because of the extremely low lead inductance of
  surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small
  size of surface-mount components naturally leads to a more compact layout thereby minimizing both stray
  inductance and capacitance. If leaded components are used, TI recommends keeping the lead lengths as
  short as possible.

Copyright © 2004-2016, Texas Instruments Incorporated



#### 11.2 Layout Example





Copyright © 2016, Texas Instruments Incorporated

Figure 31. TLV27x Layout Example

Submit Documentation Feedback



#### 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

The following documents are relevant to using the TLV27x, and recommended for reference. All are available for download at www.ti.com unless otherwise noted.

- Compensate Transimpedance Amplifiers Intuitively (SBOA055)
- Operational amplifier gain stability, Part 3: AC gain-error analysis (SLYT383)
- Operational amplifier gain stability, Part 2: DC gain-error analysis (SLYT374)
- Using the infinite-gain, MFB filter topology in fully differential active filters (SLYT343)
- Op Amp Performance Analysis (SBOA054)
- Single-Supply Operation of Operational Amplifiers (SBOA059)
- Tuning in Amplifiers (SBOA067)
- Shelf-Life Evaluation of Lead-Free Component Finishes (SZZA046)

#### 12.2 Related Links

Table 2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|--------|----------------|--------------|---------------------|------------------|---------------------|
| TLV271 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TLV272 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TLV274 | Click here     | Click here   | Click here          | Click here       | Click here          |

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

www.ti.com

#### **PACKAGING INFORMATION**

|   | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead finish/<br>Ball material | MSL Peak Temp O    |
|---|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|
| r | TLV271CD         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| r | TLV271CDBVR      | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM |
|   | TLV271CDBVRG4    | LIFEBUY    | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM |
| ſ | TLV271CDBVT      | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM |
|   | TLV271CDBVTG4    | ACTIVE     | SOT-23       | DBV                | 5    | 250            | TBD          | Call TI                       | Call TI            |
|   | TLV271CDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
|   | TLV271ID         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| ľ | TLV271IDBVR      | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
|   | TLV271IDBVRG4    | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | TBD          | Call TI                       | Call TI            |
|   | TLV271IDBVT      | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
|   | TLV271IDBVTG4    | ACTIVE     | SOT-23       | DBV                | 5    | 250            | TBD          | Call TI                       | Call TI            |
|   | TLV271IDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
|   | TLV271IP         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type |
|   | TLV272CD         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
|   | TLV272CDG4       | ACTIVE     | SOIC         | D                  | 8    | 75             | TBD          | Call TI                       | Call TI            |
|   | TLV272CDGK       | ACTIVE     | VSSOP        | DGK                | 8    | 80             | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM |
|   | TLV272CDGKR      | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM |
|   | TLV272CDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
|   | TLV272CDRG4      | ACTIVE     | SOIC         | D                  | 8    | 2500           | TBD          | Call TI                       | Call TI            |
|   | TLV272ID         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |

Addendum-Page 1

www.ti.com

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|
| TLV272IDG4       | ACTIVE  | SOIC         | D                  | 8    | 75             | TBD          | Call TI                       | Call TI            |
| TLV272IDGK       | ACTIVE  | VSSOP        | DGK                | 8    | 80             | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM |
| TLV272IDGKG4     | ACTIVE  | VSSOP        | DGK                | 8    | 80             | TBD          | Call TI                       | Call TI            |
| TLV272IDGKR      | ACTIVE  | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM |
| TLV272IDR        | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| TLV272IDRG4      | LIFEBUY | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| TLV272IP         | ACTIVE  | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type |
| TLV274CD         | ACTIVE  | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| TLV274CDG4       | ACTIVE  | SOIC         | D                  | 14   | 50             | TBD          | Call TI                       | Call TI            |
| TLV274CDR        | ACTIVE  | SOIC         | D                  | 14   | 2500           | RoHS & Green | Call TI   NIPDAU              | Level-1-260C-UNLIM |
| TLV274CPW        | ACTIVE  | TSSOP        | PW                 | 14   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| TLV274CPWR       | ACTIVE  | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| TLV274CPWRG4     | ACTIVE  | TSSOP        | PW                 | 14   | 2000           | TBD          | Call TI                       | Call TI            |
| TLV274ID         | ACTIVE  | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| TLV274IDG4       | ACTIVE  | SOIC         | D                  | 14   | 50             | TBD          | Call TI                       | Call TI            |
| TLV274IDR        | ACTIVE  | SOIC         | D                  | 14   | 2500           | RoHS & Green | Call TI   NIPDAU              | Level-1-260C-UNLIM |
| TLV274IDRG4      | ACTIVE  | SOIC         | D                  | 14   | 2500           | TBD          | Call TI                       | Call TI            |
| TLV274IN         | ACTIVE  | PDIP         | N                  | 14   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type |
| TLV274IPW        | ACTIVE  | TSSOP        | PW                 | 14   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| TLV274IPWG4      | ACTIVE  | TSSOP        | PW                 | 14   | 90             | TBD          | Call TI                       | Call TI            |
| TLV274IPWR       | ACTIVE  | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |
| TLV274IPWRG4     | LIFEBUY | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |

Addendum-Page 2

www.ti.com

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including to not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in spreference these types of products as "Pb-Free".

RoHS Exempt: Ti defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: Ti defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000pp flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a lin of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/E lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis of TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer of

#### OTHER QUALIFIED VERSIONS OF TLV271, TLV272, TLV274:

• Automotive : TLV271-Q1, TLV272-Q1, TLV274-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

Addendum-Page 3



www.ti.com 17-Dec-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV271CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV271IDBVR | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV271IDBVT | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV271IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV272CDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV272CDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV272CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV272IDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV272IDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV272IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV274CDR   | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV274CPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV274IDR   | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV274IPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 17-Dec-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV271CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV271IDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0 180.0 |            | 18.0        |
| TLV271IDBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV271IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV272CDGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLV272CDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV272CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV272IDGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLV272IDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV272IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV274CDR   | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| TLV274CPWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TLV274IDR   | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| TLV274IPWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |



PACKAGE MATERIALS INFORMATION

www.ti.com 17-Dec-2023

#### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type                                     | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm)      |
|------------|--------------|--------------------------------------------------|------|-----|--------|--------|--------|-------------|
|            |              | <del>                                     </del> | 0    |     | _ ()   | ** ()  | . (۳)  | <b>–</b> (, |
| TLV271CD   | D            | SOIC                                             | 8    | 75  | 507    | 8      | 3940   | 4.32        |
| TLV271ID   | D            | SOIC                                             | 8    | 75  | 507    | 8      | 3940   | 4.32        |
| TLV271IP   | Р            | PDIP                                             | 8    | 50  | 506    | 13.97  | 11230  | 4.32        |
| TLV272CD   | D            | SOIC                                             | 8    | 75  | 507    | 8      | 3940   | 4.32        |
| TLV272CDGK | DGK          | VSSOP                                            | 8    | 80  | 330    | 6.55   | 500    | 2.88        |
| TLV272ID   | D            | SOIC                                             | 8    | 75  | 507    | 8      | 3940   | 4.32        |
| TLV272IDGK | DGK          | VSSOP                                            | 8    | 80  | 330    | 6.55   | 500    | 2.88        |
| TLV272IP   | Р            | PDIP                                             | 8    | 50  | 506    | 13.97  | 11230  | 4.32        |
| TLV274CD   | D            | SOIC                                             | 14   | 50  | 507    | 8      | 3940   | 4.32        |
| TLV274CPW  | PW           | TSSOP                                            | 14   | 90  | 530    | 10.2   | 3600   | 3.5         |
| TLV274ID   | D            | SOIC                                             | 14   | 50  | 507    | 8      | 3940   | 4.32        |
| TLV274IN   | N            | PDIP                                             | 14   | 25  | 506    | 13.97  | 11230  | 4.32        |
| TLV274IPW  | PW           | TSSOP                                            | 14   | 90  | 530    | 10.2   | 3600   | 3.5         |



SMALL OUTLINE TRANSISTOR



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.

  E. Reference JEDEC MS-012 variation AB.



### D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.

  Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



#### PACKAGE OUTLINE



SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
  This dimension does not include interlead flash.
  Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### P (R-PDIP-T8)

#### PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### N (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## DGK (S-PDSO-G8)

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## DGK (S-PDSO-G8)

#### PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated